The Intel® Desktop Board CC820 may contain design defects or errors known as errata that may cause the product to deviate from published specifications. Current characterized errata are documented in the Intel Desktop Board CC820 Specification Update.
Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Revision History</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>-001</td>
<td>Intel Desktop Board CC820 Technical Product Specification</td>
<td>September 1999</td>
</tr>
</tbody>
</table>

This product specification applies to only standard CC820 boards with BIOS identifier CC82010A.86A.

Changes to this specification will be published in the Intel Desktop Board CC820 Specification Update before being incorporated into a revision of this document.

Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel’s Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

The Intel Desktop Board CC820 may contain design defects or errors known as errata that may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation
P.O. Box 5937
Denver, CO 80217-9808

or call in North America 1-800-548-4725, Europe 44-0-1793-431-155, France 44-0-1793-421-777, Germany 44-0-1793-421-333, other Countries 708-296-9333.

† Third-party brands and names are the property of their respective owners.

Copyright © 1999, Intel Corporation. All rights reserved.
Preface

This Technical Product Specification (TPS) specifies the board layout, components, connectors, power and environmental requirements, and the BIOS for the Intel Desktop Board CC820. It describes the standard product and available manufacturing options.

Intended Audience

The TPS is intended to provide detailed, technical information about the CC820 board and its components to the vendors, system integrators, and other engineers and technicians who need this level of information. It is specifically not intended for general audiences.

What This Document Contains

<table>
<thead>
<tr>
<th>Chapter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>A description of the hardware used on the CC820 board</td>
</tr>
<tr>
<td>2</td>
<td>A map of the resources of the board</td>
</tr>
<tr>
<td>3</td>
<td>The features supported by the BIOS Setup program</td>
</tr>
<tr>
<td>4</td>
<td>The contents of the BIOS Setup program’s menus and submenus</td>
</tr>
<tr>
<td>5</td>
<td>A description of the BIOS error messages, beep codes, POST codes, and enhanced diagnostics</td>
</tr>
</tbody>
</table>

Typographical Conventions

This section contains information about the conventions used in this specification. Not all of these symbols and abbreviations appear in all specifications of this type.

Notes, Cautions, and Warnings

读懂

NOTE

Notes call attention to important information.

CAUTION

Cautions are included to help you avoid damaging hardware or losing data.

WARNING

Warnings indicate conditions, which if not observed, can cause personal injury.
Other Common Notation

<table>
<thead>
<tr>
<th></th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#</td>
<td>Used after a signal name to identify an active-low signal (such as USBP0#)</td>
</tr>
<tr>
<td>(NxnX)</td>
<td>When used in the description of a component, N indicates component type, xn are the relative coordinates of its location on the CC820 board, and X is the instance of the particular part at that general location. For example, J5J1 is a connector, located at 5J. It is the first connector in the 5J area.</td>
</tr>
<tr>
<td>KB</td>
<td>Kilobyte (1024 bytes)</td>
</tr>
<tr>
<td>Kbit</td>
<td>Kilobit (1024 bits)</td>
</tr>
<tr>
<td>MB</td>
<td>Megabyte (1,048,576 bytes)</td>
</tr>
<tr>
<td>Mbit</td>
<td>Megabit (1,048,576 bits)</td>
</tr>
<tr>
<td>GB</td>
<td>Gigabyte (1,073,741,824 bytes)</td>
</tr>
<tr>
<td>xxh</td>
<td>An address or data value ending with a lowercase h indicates a hexadecimal value.</td>
</tr>
<tr>
<td>x.x V</td>
<td>Volts. Voltages are DC unless otherwise specified.</td>
</tr>
<tr>
<td>†</td>
<td>This symbol is used to indicate third-party brands and names that are the property of their respective owners.</td>
</tr>
</tbody>
</table>
Contents

1 Product Description
1.1 Overview ................................................................................................................................. 12
  1.1.1 Feature Summary ................................................................................................................. 12
  1.1.2 Manufacturing Option ........................................................................................................ 13
  1.1.3 CC820 Board Layout ......................................................................................................... 14
  1.1.4 Block Diagram ................................................................................................................... 15
1.2 Online Support ......................................................................................................................... 16
1.3 Design Specifications ................................................................................................................ 16
1.4 Processor .................................................................................................................................. 19
1.5 System Memory .......................................................................................................................... 20
  1.5.1 ECC Memory ...................................................................................................................... 20
  1.5.2 DIMM Installation Guidelines .......................................................................................... 21
1.6 Intel® 820 Chipset ...................................................................................................................... 22
  1.6.1 AGP ................................................................................................................................... 23
  1.6.2 USB .................................................................................................................................... 23
  1.6.3 IDE Support ......................................................................................................................... 24
  1.6.4 Real-Time Clock, CMOS SRAM, and Battery ................................................................. 24
1.7 I/O Controller ............................................................................................................................ 25
  1.7.1 Serial Ports ......................................................................................................................... 26
  1.7.2 Infrared Support .................................................................................................................. 26
  1.7.3 Parallel Port ......................................................................................................................... 26
  1.7.4 Diskette Drive Controller .................................................................................................... 27
  1.7.5 Keyboard and Mouse Interface ......................................................................................... 27
1.8 Audio ......................................................................................................................................... 28
  1.8.1 Audio/Modem Riser (AMR) Connector .............................................................................. 28
  1.8.2 Enhanced PCI Audio Subsystem (Optional) ....................................................................... 29
  1.8.3 Audio Connectors ............................................................................................................... 30
1.9 Hardware Management Features .............................................................................................. 32
  1.9.1 Hardware Monitor Component ......................................................................................... 32
  1.9.2 Chassis Intrusion Detect Connector .................................................................................... 32
1.10 Power Management Features ................................................................................................ 33
  1.10.1 Software Support ............................................................................................................... 33
  1.10.2 Hardware Support ............................................................................................................. 37

2 Technical Reference
2.1 Introduction ............................................................................................................................... 43
2.2 Memory Map ............................................................................................................................. 43
2.3 I/O Map ..................................................................................................................................... 44
2.4 DMA Channels ........................................................................................................................ 46
2.5 PCI Configuration Space Map .................................................................................................. 46
2.6 Interrupts .................................................................................................................................... 47
2.7 PCI Interrupt Routing Map ........................................................................................................ 47
4.4.4 IDE Configuration Submenu .............................................................. 101  
4.4.5 Diskette Configuration Submenu ...................................................... 103  
4.4.6 Event Log Configuration Submenu ................................................... 104  
4.4.7 Video Configuration Submenu ......................................................... 105  
4.5 Security Menu ..................................................................................... 106  
4.6 Power Menu ........................................................................................ 107  
4.7 Boot Menu ........................................................................................... 108  
4.7.1 IDE Drive Configuration Submenu .................................................... 109  
4.8 Exit Menu ............................................................................................ 109  

5 Error Messages and Beep Codes
5.1 BIOS Error Messages ......................................................................... 111  
5.2 Port 80h POST Codes ......................................................................... 113  
5.3 Bus Initialization Checkpoints ............................................................. 117  
5.4 Speaker ............................................................................................... 118  
5.5 BIOS Beep Codes ................................................................................ 118  
5.6 Enhanced Diagnostics ........................................................................ 120  

Figures
1. CC820 Board Components ................................................................. 14  
2. Block Diagram ..................................................................................... 15  
3. Intel 820 Chipset Block Diagram ......................................................... 22  
4. Block Diagram of Audio Subsystem (with ICH and AMR) .................. 28  
5. Block Diagram of Audio Subsystem with Analog Codec and Digital Controller 29  
6. Using the Wake on LAN Technology Connector ............................. 39  
7. Location of Standby Power Indicator LED ......................................... 40  
8. Connector Groups ............................................................................... 49  
9. Back Panel Connectors ....................................................................... 50  
10. Audio Connectors ............................................................................... 54  
11. Peripheral Interface and Indicator Connectors .................................. 57  
12. Hardware Control and Power Connectors ....................................... 60  
13. Add-In Board Connectors ................................................................. 63  
14. Front Panel Connectors ..................................................................... 66  
15. Location of the Jumper Block ............................................................. 69  
16. CC820 Board Dimensions ............................................................... 71  
17. I/O Shield Dimensions (for CC820 Boards with Audio Connectors) 72  
18. I/O Shield Dimensions (for CC820 Boards without Audio Connectors) 73  
19. Thermally-sensitive Components ..................................................... 77  
20. Memory Map of the Flash Memory Device ...................................... 84  
21. Enhanced Diagnostic LEDs ............................................................... 120  

Tables

1. Feature Summary ........................................................................................................ 12
2. Manufacturing Option ............................................................................................. 13
3. Specifications ........................................................................................................... 16
4. Supported Processors .............................................................................................. 19
5. Supported DIMM Sizes and Configurations (non-ECC specified) ....................... 20
6. Installation Guideline Summary .............................................................................. 21
7. Effects of Pressing the Power Switch ..................................................................... 34
8. Power States and Targeted System Power .............................................................. 35
9. Wake Up Devices and Events .................................................................................. 36
10. Fan Connector Descriptions .................................................................................. 38
11. System Memory Map .............................................................................................. 43
12. I/O Map ................................................................................................................... 44
13. DMA Channels ........................................................................................................ 46
14. PCI Configuration Space Map ................................................................................ 46
15. Interrupts ................................................................................................................ 47
16. PCI Interrupt Routing Map ..................................................................................... 48
17. PS/2 Keyboard/Mouse Connectors .......................................................................... 51
18. USB Connectors ........................................................................................................ 51
19. Parallel Port Connector ........................................................................................... 51
20. Serial Port Connectors ............................................................................................ 52
21. MIDI/Game Port Connector .................................................................................... 52
22. Audio Line In Connector ......................................................................................... 52
23. Audio Line Out Connector ....................................................................................... 52
24. Mic In Connector ..................................................................................................... 52
25. CD-ROM Legacy Style Connector (J2C1) ............................................................... 55
26. Audio/Modem Riser Connector (J3F1) .................................................................... 55
27. ATAPI CD-ROM Connector (J1F1) .......................................................................... 56
28. Telephony Connector (J2F1) .................................................................................. 56
29. Auxiliary Line In Connector (J2F2) ......................................................................... 56
30. SCSI LED Connector (J7B3) .................................................................................. 58
31. PCI IDE Connectors (J7G1, Primary and J6G1, Secondary) ..................................... 58
32. Diskette Drive Connector (J8G1) ............................................................................ 59
33. Power Supply Fan 2 Control Connector (J5L1) ....................................................... 61
34. Processor Fan 3 Connector (J2M1) .......................................................................... 61
35. Main Power Connector (J6M2) .............................................................................. 61
36. System Fan 1 Connector (J8D1) ............................................................................ 61
37. Wake on LAN Technology Connector (J7C2) ......................................................... 62
38. Chassis Intrusion Connector (J7C1) ....................................................................... 62
39. Wake on Ring Connector (J7B2) ............................................................................ 62
40. PCI Bus Connectors (J4A1, J4B1, J4C1, J4D1, J4E1) ............................................ 64
41. AGP Interface Connector (J5E1) ............................................................................ 65
42. Front Panel Connector (J8G2) ................................................................................ 67
43. States for a Single-Colored Power LED ................................................................. 68
44. States for a Dual-Colored Power LED .................................................................... 68
45. Auxiliary Front Panel Power LED Connector (J8J2) ............................................... 68
46. BIOS Setup Configuration Jumper Settings (J7B1) ................................................ 70
### Contents

47. **Power Usage** ................................................................................................................. 74  
48. **Standby Current Requirements** ......................................................................................... 75  
49. **Thermal Considerations for Components** ........................................................................ 78  
50. **CC820 Desktop Board Environmental Specifications** .................................................... 79  
51. **Safety Regulations** ............................................................................................................ 80  
52. **EMC Regulations** ............................................................................................................. 80  
53. **Supervisor and User Password Functions** ........................................................................ 91  
54. **BIOS Setup Program Menu Bar** ....................................................................................... 93  
55. **BIOS Setup Program Function Keys** ................................................................................. 94  
56. **Maintenance Menu** ......................................................................................................... 94  
57. **Extended Configuration Submenu** .................................................................................. 95  
58. **Main Menu** ................................................................................................................... 95  
59. **Advanced Menu** ............................................................................................................. 96  
60. **PCI Configuration Submenu** .......................................................................................... 97  
61. **Boot Configuration Submenu** ......................................................................................... 98  
62. **Peripheral Configuration Submenu** ................................................................................ 99  
63. **IDE Configuration Submenu** ......................................................................................... 101  
64. **IDE Configuration Sub-Submenus** ............................................................................... 102  
65. **Diskette Configuration Submenu** ................................................................................... 103  
66. **Event Log Configuration Submenu** ............................................................................... 104  
67. **Video Configuration Submenu** ...................................................................................... 105  
68. **Security Menu** ............................................................................................................. 106  
69. **Power Menu** ................................................................................................................. 107  
70. **Boot Menu** ................................................................................................................... 108  
71. **IDE Drive Configuration Submenu** ............................................................................... 109  
72. **Exit Menu** .................................................................................................................... 109  
73. **BIOS Error Messages** .................................................................................................... 111  
74. **Uncompressed INIT Code Checkpoints** ...................................................................... 113  
75. **Boot Block Recovery Code Checkpoints** ................................................................... 113  
76. **Runtime Code Uncompressed in F000 Shadow RAM** .................................................. 114  
77. **Bus Initialization Checkpoints** ..................................................................................... 117  
78. **Upper Nibble High Byte Functions** .............................................................................. 117  
79. **Lower Nibble High Byte Functions** .............................................................................. 118  
80. **Beep Codes** ................................................................................................................ 119  
81. **Diagnostic LED Codes** ............................................................................................... 121
1 Product Description

What This Chapter Contains

1.1 Overview ................................................................................................................... 12
1.2 Online Support ........................................................................................................... 16
1.3 Design Specifications ............................................................................................... 16
1.4 Processor .................................................................................................................. 19
1.5 System Memory ......................................................................................................... 20
1.6 Intel® 820 Chipset .................................................................................................... 22
1.7 I/O Controller ............................................................................................................. 25
1.8 Audio ....................................................................................................................... 28
1.9 Hardware Management Features .............................................................................. 32
1.10 Power Management Features ................................................................................. 33
## 1.1 Overview

### 1.1.1 Feature Summary

Table 1 summarizes the CC820 board’s major features.

<table>
<thead>
<tr>
<th>Table 1. Feature Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Form Factor</strong></td>
</tr>
<tr>
<td><strong>Processor</strong></td>
</tr>
</tbody>
</table>
| **Memory** | • Two 168-pin SDRAM Dual Inline Memory Module (DIMM) sockets  
• Support for up to 512 MB system memory  
• Single or double-sided DIMMs supported |
| **Chipset** | Intel® 820 Chipset, consisting of:  
  • Intel® 82820 Memory Controller Hub (MCH)  
  • Intel® 82801AA I/O Controller Hub (ICH)  
  • Intel® 82802AB 4 Mbit Firmware Hub (FWH)  
  • Intel® 82805AA Memory Translator Hub (MTH) |
| **I/O Control** | SMSC LPC47M102 ultra I/O controller |
| **Video** | AGP universal connector supporting 1X, 2X, and 4X AGP cards |
| **Peripheral Interfaces** | • Two serial ports  
• Two Universal Serial Bus (USB) ports  
• One parallel port  
• Two IDE interfaces with Ultra DMA and ATA 66 support  
• One diskette drive interface |
| **Expansion Capabilities** | Six add-in card expansion slots:  
  • Five PCI bus add-in card connectors (SMBus routed to PCI connector – slot 2)  
  • One AGP universal connector |
| **BIOS** | • Intel/AMI BIOS  
• Intel 82802AB 4 Mbit Firmware Hub (FWH)  
• Support for Advanced Power Management (APM), Advanced Configuration and Power Interface (ACPI), Plug and Play, and SMBIOS |
| **Enhanced Diagnostics** | Four dual-color LEDs on back panel |
| **Hardware Monitor Subsystem** | • Two fan sense inputs used to monitor fan activity  
• Two pin header security feature for intrusion detection  
• Remote diode temperature sense  
• Voltage sense to detect out of range values  
• Hardware monitor component |
| **Instantly Available PC** | • Support for PCI Local Bus Specification Revision 2.2  
• Suspend to RAM support  
• Wake on PS/2 keyboard and USB ports |

continued
Table 1.  Feature Summary (continued)

<table>
<thead>
<tr>
<th>Feature Description</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Wake on LAN Technology</td>
<td>Support for system wake up using an add-in network interface card with remote wake up capability</td>
</tr>
<tr>
<td>Connector</td>
<td></td>
</tr>
<tr>
<td>Wake on Ring Connector</td>
<td>Support for system wake up using an add-in telephony device, such as a modem</td>
</tr>
<tr>
<td>SCSI LED Connector</td>
<td>Allows add-in SCSI controllers to use the same LED as the onboard I/O controller</td>
</tr>
<tr>
<td>AMR</td>
<td>Audio/Modem Riser connector</td>
</tr>
</tbody>
</table>

For information about Refer to
The board’s compliance level with APM, ACPI, Plug and Play, and SMBIOS. Section 1.3, page 16

1.1.2 Manufacturing Option

Table 2 describes the CC820 board’s manufacturing option.

Table 2. Manufacturing Option

<table>
<thead>
<tr>
<th>Feature Description</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio</td>
<td>Audio Codec ‘97 (AC ‘97) compatible. The audio subsystem includes Creative Labs’ ES1373 AC ‘97 Digital Controller with Crystal Semiconductor’s CS4297 Stereo Audio Codec.</td>
</tr>
</tbody>
</table>
1.1.3 CC820 Board Layout

Figure 1 shows the location of the major components on the CC820 board.

Figure 1. CC820 Board Components
1.1.4 Block Diagram

Figure 2 is a block diagram of the major functional areas of the CC820 board.
1.2 Online Support

Find information about Intel’s CC820 board under “Product Info” or “Customer Support” at these World Wide Web sites:

http://www.intel.com/design/motherbd
http://support.intel.com/support/motherboards/desktop

Find “Processor Data Sheets” or information about “Proper Date Access in Systems with Intel Motherboards” at these World Wide Web sites:

http://www.intel.com/design/litcentr
http://support.intel.com/support/year2000

Find information about the ICH addressing at this World Wide Web site:
http://developer.intel.com/design/chipsets/datashts/

1.3 Design Specifications

Table 3 lists the specifications applicable to the CC820 board.

<table>
<thead>
<tr>
<th>Reference Name</th>
<th>Specification Title</th>
<th>Version, Revision Date, and Ownership</th>
<th>The information is available from...</th>
</tr>
</thead>
</table>

continued
<table>
<thead>
<tr>
<th>Description</th>
<th>Specification Title</th>
<th>Version, Revision Date and Ownership</th>
<th>The information is available from...</th>
</tr>
</thead>
<tbody>
<tr>
<td>IrDA†</td>
<td>Serial Infrared Physical Layer Link specification</td>
<td>Version 1.1, October 17, 1995, Infrared Data Association.</td>
<td>Phone: (510) 943-6546 Fax: (510) 943-5600 E-mail: <a href="mailto:irda@netcom.com">irda@netcom.com</a></td>
</tr>
</tbody>
</table>

continued
<table>
<thead>
<tr>
<th>Description</th>
<th>Specification Title</th>
<th>Version, Revision Date and Ownership</th>
<th>The information is available from…</th>
</tr>
</thead>
</table>
1.4 Processor

⚠️ CAUTION

The CC820 desktop board supports processors that have a 19.3 A maximum current draw (2 V core), or 18.4 A maximum current draw (1.6 V core). Using a processor not in compliance with the above guidelines can damage the processor, the CC820 board, and the power supply. See the processor’s data sheet for current usage requirements.

The CC820 board supports a single Pentium III or Pentium II processor. The host bus speed is automatically selected. The processor must be secured by a retention mechanism attached to the CC820 board.

The CC820 board supports a single 242-contact slot type processor as listed in Table 4.

<table>
<thead>
<tr>
<th>Processor Type</th>
<th>Processor Designation (MHz)</th>
<th>Host Bus Frequency (MHz)</th>
<th>L2 Cache Size (KB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pentium III processor</td>
<td>450, 500, 550, and 600</td>
<td>100</td>
<td>512</td>
</tr>
<tr>
<td></td>
<td>550E, 600E, 650, and 700</td>
<td>100</td>
<td>256</td>
</tr>
<tr>
<td></td>
<td>533B and 600B</td>
<td>133</td>
<td>512</td>
</tr>
<tr>
<td></td>
<td>533EB, 600EB, 667, and 733</td>
<td>133</td>
<td>256</td>
</tr>
<tr>
<td>Pentium II processor</td>
<td>350, 400, and 450</td>
<td>100</td>
<td>512</td>
</tr>
</tbody>
</table>

✏️ NOTE

66 MHz host bus frequency processors are not supported in this product. A hardware lockout is provided so that if such a processor is installed, the CC820 board will not power-up.

All supported onboard memory can be cached, up to the cachability limit of the processor. See the processor’s data sheet for cachability limits.

For information about Processor support Refer to

Refer to Section 1.2, page 16

For information about Processor data sheets Refer to

Refer to Section 1.2, page 16
1.5 System Memory

CAUTION

To be fully compliant with all applicable Intel® SDRAM memory specifications, the CC820 board requires DIMMs that support the Serial Presence Detect (SPD) data structure. If non-SPD DIMMs are installed, the system will not boot properly.

The CC820 desktop board has two DIMM sockets supporting 168-pin SDRAM DIMMs. When installing memory in the CC820 desktop board, proper memory installation guidelines should be followed as described in Section 1.5.2.

The CC820 desktop board supports the following memory features:

- 168-pin SDRAM DIMMs with gold-plated contacts
- 100 MHz SDRAM (only)
- 64 Mbit and 128 Mbit SDRAM component density (see Table 5 below)
- Minimum system memory: 32 MB
- Maximum system memory: 512 MB
- Unbuffered single or double-sided DIMMs
- Serial Presence Detect (SPD) memory (only)
- Non-ECC and ECC DIMMs (ECC DIMMs will operate in non-ECC mode only)
- 3.3 V memory (only)
- Suspend to RAM

Table 5. Supported DIMM Sizes and Configurations (non-ECC specified)

<table>
<thead>
<tr>
<th>DIMM Size</th>
<th>Total Number of SDRAM Components on DIMM*</th>
<th>Non-ECC DIMM Organization*</th>
<th>SDRAM Component Density</th>
<th>SDRAM Component Organization</th>
</tr>
</thead>
<tbody>
<tr>
<td>32 MB</td>
<td>4</td>
<td>4M x 64</td>
<td>64 Mbit</td>
<td>4M x 16</td>
</tr>
<tr>
<td>64 MB</td>
<td>8</td>
<td>8M x 64</td>
<td>64 Mbit</td>
<td>8M x 8</td>
</tr>
<tr>
<td>64 MB</td>
<td>8 (double sided)</td>
<td>8M x 64</td>
<td>64 Mbit</td>
<td>4M x 16</td>
</tr>
<tr>
<td>128 MB</td>
<td>16 (double sided)</td>
<td>16M x 64</td>
<td>64 Mbit</td>
<td>8M x 8</td>
</tr>
<tr>
<td>128 MB</td>
<td>8</td>
<td>16M x 64</td>
<td>128 Mbit</td>
<td>16M x 8</td>
</tr>
<tr>
<td>128 MB</td>
<td>8 (double sided)</td>
<td>16M x 64</td>
<td>128 Mbit</td>
<td>8M x 16</td>
</tr>
<tr>
<td>256 MB</td>
<td>16 (double sided)</td>
<td>32M x 64</td>
<td>128 Mbit</td>
<td>16M x 8</td>
</tr>
</tbody>
</table>

* Non-ECC DIMMs are specified. ECC DIMM organization will be x72 and will have up to one additional SDRAM component for each side of DIMM

1.5.1 ECC Memory

The CC820 board supports both ECC and non-ECC DIMMs, however, ECC DIMMs will operate in non-ECC mode only.
1.5.2 DIMM Installation Guidelines

⚠️ CAUTION

To be fully compliant with all applicable Intel SDRAM memory specifications, the CC820 desktop board requires DIMMs that support the Serial Presence Detect (SPD) data structure.

The CC820 board requires supported DIMMs be installed under the guidelines listed below.

- If you have one DIMM, install it in Bank 0 (the memory slot closest to the processor). If only one DIMM is installed in Bank 1, the system will still boot, however STR will not work.
- If you have two identical DIMMs (same size, same number of sides, both single-sided or both double-sided), install them in either bank 0 or bank 1.
- If you have two DIMMs of different sizes (e.g., a 64 MB and 128 MB DIMM), install the larger DIMM in Bank 0, and the smaller DIMM in Bank 1.
- If you have two DIMMs of the same size and one is single-sided and one is double-sided, install the single-sided DIMM in Bank 0 and the double-sided DIMM in bank 1.

☞ NOTE

An ECC-type DIMM may have one or two additional SDRAM devices per side for ECC bit storage. Do not count these when determining the number of SDRAM devices on the DIMM.

Table 6 summarizes the DIMM installation guidelines given above.

<table>
<thead>
<tr>
<th>Types of DIMMs to be installed…</th>
<th>Bank 0</th>
<th>Bank 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>One DIMM</td>
<td>DIMM</td>
<td>(Empty)</td>
</tr>
<tr>
<td>Two DIMMs - Same size, same number of sides (both single- or both double-sided)</td>
<td>Either DIMM</td>
<td>Either DIMM</td>
</tr>
<tr>
<td>Two DIMMs - Different sizes</td>
<td>Larger DIMM</td>
<td>Smaller DIMM</td>
</tr>
<tr>
<td>Two DIMMs - Same size, one is single-sided and one is double-sided</td>
<td>Single-sided DIMM</td>
<td>Double-sided DIMM</td>
</tr>
</tbody>
</table>

For information about Refer to

The PC Serial Presence Detect Specification Section 1.3, page 16

Obtaining copies of PC SDRAM specifications Section 1.3, page 16
1.6 Intel® 820 Chipset

The Intel 820 chipset consists of the following devices:

- 82820 Memory Controller Hub (MCH) with Accelerated Hub Architecture (AHA) bus
- 82801AA I/O Controller Hub (ICH) with AHA bus
- 82802AB Firmware Hub (FWH)
- 82805AA Memory Translator Hub (MTH)

The chipset provides the host, memory, AGP, and I/O interfaces shown in Figure 3.

---

**Figure 3. Intel 820 Chipset Block Diagram**

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The Intel 820 chipset</td>
<td><a href="http://developer.intel.com">http://developer.intel.com</a></td>
</tr>
<tr>
<td>The resources used by the chipset</td>
<td>Chapter 2</td>
</tr>
<tr>
<td>The chipset’s compliance with ACPI, APM, AC ‘97</td>
<td>Section 1.3, page 16</td>
</tr>
</tbody>
</table>
1.6.1 AGP

AGP is a high-performance interface for graphics-intensive applications, such as 3D applications. While based on the PCI Local Bus Specification, Rev. 2.1, AGP is independent of the PCI bus and is intended for exclusive use with graphical display devices. AGP overcomes certain limitations of the PCI bus related to handling large amount of graphics data with the following features:

- Pipelined memory read and write operations that hide memory access latency
- Demultiplexing of address and data on the bus for nearly 100 percent efficiency

For information about

Obtaining the Accelerated Graphics Port Interface Specification

Refer to

Section 1.3, page 16

1.6.2 USB

The CC820 board has two USB ports; one USB peripheral can be connected to each port. For more than two USB devices, an external hub can be connected to either port. The two USB ports are implemented with stacked back panel connectors. The CC820 board fully supports UHCI and uses UHCI-compatible software drivers. USB features include:

- Self-identifying peripherals that can be plugged in while the computer is running
- Automatic mapping of function to driver and configuration
- Support for isochronous and asynchronous transfer types over the same set of wires
- Support for up to 127 physical devices
- Guaranteed bandwidth and low latencies appropriate for telephony, audio, and other applications
- Error-handling and fault-recovery mechanisms built into the protocol

NOTE

Computer systems that have an unshielded cable attached to a USB port may not meet FCC Class B requirements, even if no device or a low-speed USB device is attached to the cable. Use shielded cable that meets the requirements for full-speed devices.

For information about

The location of the USB connectors on the back panel
The signal names of the USB connectors
The USB specification and UHCI

Refer to

Figure 9, page 50
Table 18, page 51
Section 1.3, page 16
1.6.3 IDE Support

1.6.3.1 IDE Interfaces
The CC820 board has two independent bus-mastering IDE interfaces. These interfaces support:

- ATA 33/66
- ATAPI devices (such as CD-ROM drives)
- ATA devices using the transfer modes listed in Table 64 on page 102

The BIOS supports logical block addressing (LBA) and extended cylinder head sector (ECHS) translation modes. The drive reports the transfer rate and translation mode to the BIOS.

The CC820 board supports laser servo (LS-120) diskette technology through its IDE interfaces. The LS-120 drive can be configured as a boot device by setting the BIOS Setup program’s Boot menu to one of the following:

- ARMD-FDD (ATAPI removable media device – floppy disk drive)
- ARMD-HDD (ATAPI removable media device – hard disk drive)

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the IDE connectors</td>
<td>Figure 11, page 57</td>
</tr>
<tr>
<td>The signal names of the IDE connectors</td>
<td>Table 31, page 58</td>
</tr>
<tr>
<td>BIOS Setup program’s Boot menu</td>
<td>Table 70, page 108</td>
</tr>
</tbody>
</table>

1.6.3.2 SCSI Hard Drive Activity LED Connector

The SCSI hard drive activity LED connector is a 1 x 2-pin connector that allows add-in SCSI controller to use the same LED as the IDE controller. This connector can be connected to the LED output of the add-in controller card. The LED will indicate when data is being read or written using the add-in controller.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the SCSI hard drive activity LED connector</td>
<td>Figure 11, page 57</td>
</tr>
<tr>
<td>The signal names of the SCSI hard drive activity LED connector</td>
<td>Table 30, page 58</td>
</tr>
</tbody>
</table>

1.6.4 Real-Time Clock, CMOS SRAM, and Battery

The real-time clock is compatible with DS1287 and MC146818 components. The clock provides a time-of-day clock and a multicentury calendar with alarm features and century rollover. The real-time clock supports 256 bytes of battery-backed CMOS SRAM in two banks that are reserved for BIOS use.

A coin-cell battery (CR2032) powers the real-time clock and CMOS memory. When the computer is not plugged into a wall socket, the battery has an estimated life of three years. When the computer is plugged in, the standby current from the power supply extends the life of the battery. The clock is accurate to ±13 minutes/year at 25 ºC with 3.3 VSB applied.

The time, date, and CMOS values can be specified in the BIOS Setup program. The CMOS values can be returned to their defaults by using the BIOS Setup program.
**NOTE**

If the battery and AC power fail, standard defaults, not custom defaults, will be loaded into CMOS RAM at power-on.

**NOTE**

The recommended method of accessing the date in systems with CC820 boards is indirectly from the Real-Time Clock (RTC) via the BIOS. The BIOS on CC820 boards contains a century checking and maintenance feature. This feature checks the two least significant digits of the year stored in the RTC during each BIOS request (INT 1Ah) to read the date and, if less than 80 (i.e., 1980 is the first year supported by the PC), updates the century byte to 20. This feature enables operating systems and applications using the BIOS date/time services to reliably manipulate the year as a four-digit value.

For information about

For information about

Proper date access in systems with CC820 boards

Refer to

Refer to

Section 1.2, page 16

1.7 I/O Controller

The SMSC LPC47M102 I/O Controller provides the following features:

- Low pin count (LPC) interface
- 3.3V operation
- Two serial ports
- One parallel port with Extended Capabilities Port (ECP) and Enhanced Parallel Port (EPP) support
- Serial IRQ interface compatible with serialized IRQ support for PCI systems
- PS/2-style mouse and keyboard interfaces
- Interface for one 1.2 MB, 1.44 MB, or 2.88 MB diskette drive
- Intelligent power management, including a programmable wake up event interface
- PCI Power Management Support
- IrDA† 1.0 compliant
- Fan control:
  — Two fan control outputs
  — Two fan tachometer inputs

The BIOS Setup program provides configuration options for the I/O controller.

For information about

SMSC LPC47M102 I/O controller

Refer to

http://www.smsc.com
1.7.1 Serial Ports

The CC820 board has two 9-pin D-Sub serial port connectors located on the back panel. The serial ports’ NS16C550-compatible UARTs support data transfers at speeds up to 115.2 kbits/sec with BIOS support. The serial ports can be assigned as COM1 (3F8h), COM2 (2F8h), COM3 (3E8h), or COM4 (2E8h).

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the serial port connectors</td>
<td>Figure 9, page 50</td>
</tr>
<tr>
<td>The signal names of the serial port connectors</td>
<td>Table 20, page 52</td>
</tr>
</tbody>
</table>

1.7.2 Infrared Support

On the front panel connector, there are four pins that support Hewlett-Packard HSDL-1000 compatible infrared (IR) transmitters and receivers. In the BIOS Setup program, Serial Port B can be directed to a connected IR device. (In this case, the serial port B connector on the back panel cannot be used.) The IR connection can be used to transfer files to or from portable devices like laptops, PDAs, and printers. The Infrared Data Association (IrDA) specification supports data transfers of 115 Kbits/sec at a distance of 1 meter.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The infrared port connector</td>
<td>Table 42, page 67</td>
</tr>
<tr>
<td>Configuring serial port B for infrared applications</td>
<td>Section 4.4.3, page 99</td>
</tr>
<tr>
<td>The IrDA specification</td>
<td>Section 1.3, page 16</td>
</tr>
</tbody>
</table>

1.7.3 Parallel Port

The connector for the multimode bidirectional parallel port is a 25-pin D-Sub connector located on the back panel. In the BIOS Setup program, the parallel port can be configured for the following:

- Output only (PC AT†-compatible mode)
- Bi-directional (PS/2 compatible)
- EPP
- ECP

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the parallel port connector</td>
<td>Figure 9, page 50</td>
</tr>
<tr>
<td>The signal names of the parallel port connector</td>
<td>Table 19, page 51</td>
</tr>
</tbody>
</table>
1.7.4 Diskette Drive Controller

The I/O controller supports one diskette drive that is compatible with the 82077 diskette drive controller and supports both PC-AT† and PS/2 modes.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the diskette drive connector</td>
<td>Figure 11, page 57</td>
</tr>
<tr>
<td>The signal names of the diskette drive connector</td>
<td>Table 32, page 59</td>
</tr>
<tr>
<td>The supported diskette drive capacities and sizes</td>
<td>Table 65, page 103</td>
</tr>
</tbody>
</table>

1.7.5 Keyboard and Mouse Interface

PS/2 keyboard and mouse connectors are located on the back panel. The +5 V lines to these connectors are protected with a PolySwitch† circuit that, like a self-healing fuse, reestablishes the connection after an overcurrent condition is removed.

⚠️ NOTE

*The keyboard is supported in the bottom PS/2 connector and the mouse is supported in the top PS/2 connector. Power to the computer should be turned off before a keyboard or mouse is connected or disconnected.*

The keyboard controller contains the AMI keyboard and mouse controller code, provides the keyboard and mouse control functions, and supports password protection for power-on/reset. A power-on/reset password can be specified in the BIOS Setup program.

The keyboard controller also supports the hot-key sequence <Ctrl><Alt><Del> for a software reset. This key sequence resets the computer’s software by jumping to the beginning of the BIOS code and running the power-on self-test (POST).

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the keyboard and mouse connectors</td>
<td>Figure 9, page 50</td>
</tr>
<tr>
<td>The signal names of the keyboard and mouse connectors</td>
<td>Table 17, page 51</td>
</tr>
</tbody>
</table>
1.8 Audio

The CC820 desktop board offers two audio subsystems. The first is the basic audio subsystem present on all CC820 boards consisting of:

- Intel 82801AA I/O Controller Hub (ICH)
- AMR connector

The second is an optional enhanced PCI audio subsystem consisting of:

- ICH
- AMR connector
- Creative Labs ES1373 digital controller with Crystal Semiconductor CS4297 (A) codec

Both audio subsystems include these features:

- Split digital/analog architecture for improved S/N (signal-to-noise) ratio: \( \geq 85 \text{dB} \)
- Power management support for APM 1.2 and ACPI 1.0 (driver dependant)
- 3-D stereo enhancement

The Enhanced PCI Audio Subsystem has additional features described in Section 1.8.2.

1.8.1 Audio/Modem Riser (AMR) Connector

The AMR is a 46-pin riser connector that supports adding modems and/or audio risers to CC820 boards. The AMR interface, utilizing an AC '97 2.1 link, includes support for audio codec, modem codec, and audio/modem codec devices.

For information about Refer to
---
The location of the Audio/Modem Riser connector Figure 13, page 63
The signal names of the Audio/Modem Riser connector Table 26, page 55
The AMR specification Section 1.3, page 16
1.8.2 Enhanced PCI Audio Subsystem (Optional)

The CC820 board offers an optional subsystem of AC ’97 V1.03 compliant audio features supported by the Creative Labs ES1373 digital controller with Crystal Semiconductor CS4297 (A) codec. The enhanced PCI audio subsystem supports the following audio connectors:

- Audio inputs:
  - Three analog line-level stereo inputs for connection from line in, CD and aux
  - Two analog line-level inputs for speakerphone
  - One mono microphone input

- Audio outputs:
  - Stereo line-level output
  - Mono output for speakerphone

---

**Figure 5. Block Diagram of Audio Subsystem with Analog Codec and Digital Controller**

The Creative Labs ES1373 digital controller with the Crystal Semiconductor CS4297 (A) codec support the following features:

- Creative Labs ES1373 AC ’97 V1.03 Digital Controller:
  - PCI 2.1 compliant
  - PCI bus master for PCI audio
  - 64-voice wavetable synthesizer
  - Aureal A3D† API, Sound Blaster Pro†, Roland MPU-401 MIDI, joystick compatible
  - Ensoniq 3D positional audio and Microsoft DirectSound† 3D support

- Crystal Semiconductor CS4297 (A) Stereo Audio Codec:
  - High performance 18-bit stereo full-duplex audio codec with up to 48 kHz sampling rate
  - Connects to the ES1373 digital controller using a five-wire digital interface

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>Obtaining audio software and utilities</td>
<td>Paragraph 1.2, page 16</td>
</tr>
</tbody>
</table>
1.8.3 Audio Connectors

The audio connectors include the following:

- CD-ROM (legacy-style 2-mm connector)
- ATAPI-style connectors:
  - CD-ROM
  - Telephony
  - Auxiliary line in
  - Video source line in
- Back panel audio connectors:
  - MIDI/Game Port
  - Line out
  - Line in
  - Mic in
- Audio/Modem Riser (AMR)

For information about Refer to
The back panel audio connectors Section 2.8.1, page 50

NOTE

Some of the audio connectors are optional and are not installed on all versions of the CC820 board.

1.8.3.1 CD-ROM (Legacy-style 2-mm) Connector

A 1 x 4-pin legacy-style 2-mm connector connects an internal CD-ROM drive to the audio mixer.

For information about Refer to
The location of the legacy-style 2-mm connector Figure 10, page 54
The signal names of the legacy-style 2 mm connector Table 26, page 55
1.8.3.2 ATAPI CD-ROM Audio Connector

A 1 x 4-pin ATAPI-style connector connects an internal ATAPI CD-ROM drive to the audio mixer.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the ATAPI CD-ROM connector</td>
<td>Figure 10, page 54</td>
</tr>
<tr>
<td>The signal names of the ATAPI CD-ROM connector</td>
<td>Table 27, page 56</td>
</tr>
</tbody>
</table>

1.8.3.3 Telephony Connector

A 1 x 4-pin ATAPI-style connector connects the monoaural audio signals of an internal telephony device to the audio subsystem. A monaural audio-in and audio-out signal interface is necessary for telephony applications such as speakerphones, fax/modems, and answering machines.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the telephony connector</td>
<td>Figure 10, page 54</td>
</tr>
<tr>
<td>The signal names of the telephony connector</td>
<td>Table 28, page 56</td>
</tr>
</tbody>
</table>

1.8.3.4 Auxiliary Line In Connector

A 1 x 4-pin ATAPI-style connector connects the left and right channel signals of an internal audio device to the audio subsystem.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the auxiliary line in connector</td>
<td>Figure 10, page 54</td>
</tr>
<tr>
<td>The signal names of the auxiliary line in connector</td>
<td>Table 29, page 56</td>
</tr>
</tbody>
</table>
1.9 Hardware Management Features

The hardware management features enable the board to be compatible with the Wired for Management (WfM) specification. The board has several hardware management features, including the following:

- Hardware monitor component
- Chassis intrusion detection
- Fan control and monitoring (implemented on the SMSC LPC47M102 I/O controller)

For information about Refer to
The WfM specification Table 3, page 16
Fan control functions of the SMSC LPC47M102 I/O controller Section 1.7, page 25

1.9.1 Hardware Monitor Component

The hardware monitor component provides low-cost instrumentation capabilities. The features of the component include:

- Internal ambient temperature sensing
- Remote thermal diode sensing for direct monitoring of processor temperature (if supported in the processor)
- Power supply monitoring (+12, +5, +3.3, +2.5, 3.3 VSB, VCCP) to detect levels above or below acceptable values
- SMBus interface

1.9.2 Chassis Intrusion Detect Connector

The board supports a chassis security feature that detects if the chassis cover is removed and sounds an alarm (through the onboard speaker or PC chassis speaker, if either is present). For the chassis intrusion circuit to function, the chassis’ power supply must be connected to AC power. The security feature uses a mechanical switch on the chassis that attaches to the chassis intrusion detect connector. The mechanical switch is closed for normal computer operation.

For information about Refer to
The location of the chassis intrusion detect connector Figure 12, page 60
The signal names of the chassis intrusion detect connector Table 38, page 62
1.10 Power Management Features

Power management is implemented at several levels, including:

- **Software support:**
  - Advanced Power Management (APM)
  - Advanced Configuration and Power Interface (ACPI)

- **Hardware support:**
  - Power connector
  - Fan connectors
  - Wake on LAN technology
  - Instantly Available technology
  - Wake on Ring
  - Resume on Ring
  - Wake from USB
  - Wake on Keyboard
  - Wake on PME#

1.10.1 Software Support

The software support for power management includes:

- APM
- ACPI

If the CC820 board is used with an ACPI-aware operating system, the BIOS can provide ACPI support. Otherwise, it defaults to APM support.

1.10.1.1 APM

APM makes it possible for the computer to enter an energy-saving standby mode. The standby mode can be initiated in the following ways:

- Time-out period specified in the BIOS Setup program
- From the operating system, such as the Standby menu item in Windows™ 98

In standby mode, the CC820 board can reduce power consumption by spinning down hard drives, and reducing power to, or turning off of, VESA DPMS-compliant monitors. Power management mode can be enabled or disabled in the BIOS Setup program.

While in standby mode, the system retains the ability to respond to external interrupts and service requests, such as incoming faxes or network messages. Any keyboard or mouse activity brings the system out of standby mode and immediately restores power to the monitor.
The BIOS enables APM by default; but the operating system must support an APM driver for the power management features to work. For example, Windows 98 supports the power management features upon detecting that APM is enabled in the BIOS.

### For information about

| Enabling or disabling power management in the BIOS Setup program | Refer to | Section 4.6, page 106 |
| The CC820 board’s compliance level with APM | Table 3, page 16 |

### 1.10.1.2 ACPI

ACPI gives the operating system direct control over the power management and Plug and Play functions of a computer. The use of ACPI with the CC820 board requires an operating system that provides full ACPI support. ACPI features include:

- Plug and Play (including bus and device enumeration) and APM support normally contained in the BIOS
- Power management control of individual devices, add-in boards (some add-in boards may require an ACPI-aware driver), video displays, and hard disk drives
- Methods for achieving less than 30-watt system operation in the power-on/standby sleeping state
- A Soft-off feature that enables the operating system to power-off the computer
- Support for multiple wake up events (see Table 9 on page 36)
- Support for a front panel power and sleep mode switch. Table 7 lists the system states based on how long the power switch is pressed, depending on how ACPI is configured with an ACPI-aware operating system.

#### Table 7. Effects of Pressing the Power Switch

<table>
<thead>
<tr>
<th>If the system is in this state…</th>
<th>…and the power switch is pressed for</th>
<th>…the system enters this state</th>
</tr>
</thead>
<tbody>
<tr>
<td>Off (ACPI G2/G5 – Soft off)</td>
<td>Less than four seconds</td>
<td>Power-on (ACPI G0 – working state)</td>
</tr>
<tr>
<td>On (ACPI G0 – working state)</td>
<td>Less than four seconds</td>
<td>Soft-off/Standby (ACPI G1 – sleeping state)</td>
</tr>
<tr>
<td>On (ACPI G0 – working state)</td>
<td>More than four seconds</td>
<td>Fail safe power-off (ACPI G2/G5 – Soft off)</td>
</tr>
<tr>
<td>Sleep (ACPI G1–sleeping state)</td>
<td>Less than four seconds</td>
<td>Wake up (ACPI G0 – working state)</td>
</tr>
<tr>
<td>Sleep (ACPI G1–sleeping state)</td>
<td>More than four seconds</td>
<td>Power-off (ACPI G2/G5 – Soft off)</td>
</tr>
</tbody>
</table>

### For information about

| The CC820 board’s compliance level with ACPI | Refer to | Section 1.3, page 16 |
1.10.1.2.1 System States and Power States

Under ACPI, the operating system directs all system and device power state transitions. The operating system puts devices in and out of low-power states based on user preferences and knowledge of how devices are being used by applications. Devices that are not being used can be turned off. The operating system uses information from applications and user settings to put the system as a whole into a low-power state.

Table 8 lists the power states supported by the CC820 board along with the associated system power targets. See the ACPI specification for a complete description of the various system and power states.

Table 8. Power States and Targeted System Power

<table>
<thead>
<tr>
<th>Global States</th>
<th>Sleeping States</th>
<th>CPU States</th>
<th>Device States</th>
<th>Targeted System Power*</th>
</tr>
</thead>
<tbody>
<tr>
<td>G0 – working state</td>
<td>S0 – working</td>
<td>C0 – working</td>
<td>D0 – working state</td>
<td>Full power &gt; 60 W</td>
</tr>
<tr>
<td>G1 – sleeping state</td>
<td>S1 – CPU stopped</td>
<td>C1 – stop grant</td>
<td>D1, D2, D3 – device specification specific.</td>
<td>5 W &lt; power &lt; 30 W</td>
</tr>
<tr>
<td>G1 – sleeping state</td>
<td>S3 – Suspend to RAM. Context saved to RAM.</td>
<td>No power</td>
<td>D3 – no power except for wake up logic.</td>
<td>Power &lt; 5 W **</td>
</tr>
<tr>
<td>G3 – mechanical off. AC power is disconnected from the computer.</td>
<td>No power to the system.</td>
<td>No power</td>
<td>D3 – no power for wake up logic, except when provided by battery or external source.</td>
<td>No power to the system so that service can be performed.</td>
</tr>
</tbody>
</table>

* Total system power is dependent on the system configuration, including add-in boards and peripherals powered by the system chassis' power supply.

** Dependent on the standby power consumption of wake-up devices used in the system.
1.10.1.2.2 **Wake Up Devices and Events**

Table 9 lists the devices or specific events that can wake the computer from specific states.

<table>
<thead>
<tr>
<th>These devices/events can wake up the computer...</th>
<th>...from this state</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power switch</td>
<td>S1, S3, S5</td>
</tr>
<tr>
<td>RTC alarm</td>
<td>S1, S3, S5</td>
</tr>
<tr>
<td>LAN (through Wake on LAN connector)</td>
<td>S5</td>
</tr>
<tr>
<td>PME#</td>
<td>S1, S3, S5</td>
</tr>
<tr>
<td>Modem</td>
<td>S1, S3</td>
</tr>
<tr>
<td>IR command</td>
<td>S1, S3</td>
</tr>
<tr>
<td>USB</td>
<td>S1, S3</td>
</tr>
<tr>
<td>PS/2 keyboard</td>
<td>S1, S3</td>
</tr>
</tbody>
</table>

**NOTE**

The use of these wake up events from an ACPI state requires an operating system that provides full ACPI support. In addition, software, drivers, and peripherals must fully support ACPI wake events.

1.10.1.2.3 **Plug and Play**

In addition to power management, ACPI provides controls and information so that the operating system can facilitate Plug and Play device enumeration and configuration. ACPI is used only to enumerate and configure CC820 board devices that do not have other hardware standards for enumeration and configuration. PCI devices on the CC820 board, for example, are not enumerated by ACPI.
1.10.2 Hardware Support

⚠️ CAUTION

If the Wake on LAN and Instantly Available technology features are used, ensure that the power supply provides adequate +5 V standby current. Failure to do so can damage the power supply. The total amount of standby current required depends on the wake devices supported and manufacturing options. Refer to Section 2.11.3 on page 76 for additional information.

The CC820 board provides several hardware features that support power management, including:

- Power connector
- Fan connectors
- Wake on LAN technology
- Instantly Available technology
- Wake on Ring
- Resume on Ring
- Wake from USB
- Wake from PS/2 keyboard
- PME# wakeup support

Wake on LAN technology and Instantly Available technology require power from the +5 V standby line. The sections discussing these features describe the incremental standby power requirements for each.

Wake on Ring and Resume on Ring enable telephony devices to access the computer when it is in a power-managed state. The method used depends on the type of telephony device (external or internal) and the power management mode being used (APM or ACPI).

💡 NOTE

The use of Wake on Ring, Resume on Ring, and Wake from USB technologies from an ACPI state requires an operating system that provides full ACPI support.

1.10.2.1 Power Connector

When used with an ATX-compliant power supply that supports remote power-on/-off, the CC820 board can turn off the system power through software control. To enable soft-off control in software, advanced power management must be enabled in the BIOS Setup program and in the operating system. When the system BIOS receives the correct APM command from the operating system, the BIOS turns off power to the computer.

With soft-off enabled, if power to the computer is interrupted by a power outage or a disconnected power cord, when power resumes, the computer returns to the power state it was in before power was interrupted (on or off).

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the power connector</td>
<td>Figure 12, page 60</td>
</tr>
<tr>
<td>The signal names of the power connector</td>
<td>Table 35, page 61</td>
</tr>
<tr>
<td>The ATX specification</td>
<td>Section 1.3, page 16</td>
</tr>
</tbody>
</table>
1.10.2.2 Fan Connectors

The CC820 board has three fan connectors. The functions of these connectors are described in Table 10.

Table 10. Fan Connector Descriptions

<table>
<thead>
<tr>
<th>Connector</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>System fan (Fan 1)</td>
<td>Provides +12 V DC for a system or chassis fan. The fan voltage can be switched on or off, depending on the power management state of the computer. A tachometer feedback connection is also provided.</td>
</tr>
<tr>
<td>Power supply fan control (Fan 2)</td>
<td>Provides +12 V DC for a system or chassis fan. The fan voltage can be switched on or off, depending on the power management state of the computer. A tachometer feedback connection is also provided.</td>
</tr>
<tr>
<td>Processor fan (Fan 3)</td>
<td>Provides +12 V DC for a processor fan or active fan heatsink.</td>
</tr>
</tbody>
</table>

For information about Refer to

| The location of the fan connectors        | Figure 12, page 60                                                      |
| The signal names of the fan connectors   | Section 2.8.2.3, page 60                                                 |
1.10.2.3 Wake on LAN Technology

**CAUTION**

*For Wake on LAN technology, the 5-V standby line for the power supply must be capable of providing adequate +5 V standby current. Failure to provide adequate standby current when implementing Wake on LAN technology can damage the power supply. Refer to Section 2.11.3 on page 76 for additional information.*

Wake on LAN technology enables remote wakeup of the computer through a network. The LAN subsystem PCI bus network adapter monitors network traffic at the Media Independent Interface. Upon detecting a Magic Packet frame, the LAN subsystem asserts a wakeup signal that powers up the computer. Depending on the LAN implementation, the CC820 board supports Wake on LAN technology in one of two ways:

- Through the Wake on LAN technology connector (APM or ACPI S5 only)
- Through the PCI bus PME# signal (for PCI 2.2 compliant LAN designs)

The Wake on LAN technology connector can be used with PCI bus network adapters that have a remote wake up connector, as shown in Figure 6. Network adapters that are PCI 2.2 compliant assert the wakeup signal through the PCI bus signal PME# (pin A19 on the PCI bus connectors).

---

**Figure 6. Using the Wake on LAN Technology Connector**

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The location of the Wake on LAN technology connector</td>
<td>Figure 12, page 60</td>
</tr>
<tr>
<td>The signal names of the Wake on LAN technology connector</td>
<td>Table 37, page 62</td>
</tr>
</tbody>
</table>
1.10.2.4 Instantly Available Technology

⚠️ CAUTION

For Wake on LAN technology, the 5-V standby line for the power supply must be capable of providing adequate +5 V standby current. Failure to provide adequate standby current when implementing Wake on LAN technology can damage the power supply. Refer to Section 2.11.3 on page 76 for additional information.

Instantly Available technology enables the CC820 board to enter the ACPI S3 (Suspend-to-RAM) sleep-state. While in the S3 sleep-state, the computer will appear to be off (the power supply is off, the fans are off, and the front panel LED is amber if dual-color, or off if single-color.) When signaled by a wake-up device or event, the system quickly returns to its last known wake state. Table 9 on page 36 lists the devices and events that can wake the computer from the S3 state.

The CC820 board supports the PCI Bus Power Management Interface Specification. For information on the versions of this specification, see Section 1.3. Add-in boards that also support this specification can participate in power management and can be used to wake the computer.

The use of Instantly Available technology requires operating system support and PCI 2.2 compliant add-in cards and drivers.

The standby power indicator LED shows that power is still present at the DIMM and PCI bus connectors, even when the computer appears to be off. Figure 7 shows the location of the standby power indicator LED.

---

Figure 7. Location of Standby Power Indicator LED
1.10.2.5  Wake on Ring

The operation of Wake on Ring can be summarized as follows:

- Powers up the computer from either the APM soft-off mode or the ACPI S3 states
- Requires two calls to access the computer:
  - First call restores the computer
  - Second call enables access (when the appropriate software is loaded)
- Detects incoming calls differently for external as opposed to internal modems:
  - For external modems, the CC820 board hardware monitors the Ring-Indicate (RI) input of serial port A (serial port B does not support this feature)
  - For internal modems, a cable must be routed from the modem to the Wake on Ring (WOR) connector

The Wake on Ring connector is a manufacturing option.

For information about | Refer to
---|---
The location of the Wake on Ring connector | Figure 12, page 62
The signal names of the Wake on Ring connector | Table 39, page 61

1.10.2.6  Resume on Ring

The operation of Resume on Ring can be summarized as follows:

- Resumes operation from either the APM sleep mode or the ACPI S1 state
- Requires only one call to access the computer
- Detects incoming call similarly for external and internal modems; does not use the Wake on Ring connector
- Requires modem interrupt be unmasked for correct operation

1.10.2.7  Wake from USB

USB bus activity wakes the computer from an ACPI S1 or S3 state.

NOTE

Wake from USB requires the use of a USB peripheral that supports Wake from USB.

1.10.2.8  Wake from PS/2 Keyboard

PS/2 keyboard activity wakes the computer from an ACPI S1 or S3 state.

1.10.2.9  PME# Wakeup Support

When the PME# signal on the PCI bus is asserted, the computer wakes from an ACPI S1 or S3 state.
2 Technical Reference

What This Chapter Contains

2.1 Introduction................................................................................................................ 43
2.2 Memory Map ............................................................................................................. 43
2.3 I/O Map ..................................................................................................................... 44
2.4 DMA Channels .......................................................................................................... 46
2.5 PCI Configuration Space Map ................................................................................... 46
2.6 Interrupts ................................................................................................................... 47
2.7 PCI Interrupt Routing Map ......................................................................................... 47
2.8 Connectors ................................................................................................................ 49
2.9 Jumper Block............................................................................................................. 69
2.10 Mechanical Considerations........................................................................................ 71
2.11 Electrical Considerations.......................................................................................... 74
2.12 Thermal Considerations............................................................................................. 77
2.13 Reliability ................................................................................................................... 78
2.14 Environmental............................................................................................................ 79
2.15 Regulatory Compliance ............................................................................................. 80

2.1 Introduction

Sections 2.2 - 2.6 contain several standalone tables. Table 11 describes the System Memory Map, Table 12 shows the I/O Map, Table 13 lists the DMA Channels, Table 14 defines the PCI Configuration Space Map, and Table 15 describes the Interrupts. The remaining sections in this chapter are introduced by text found with their respective section headings.

2.2 Memory Map

<table>
<thead>
<tr>
<th>Address Range (decimal)</th>
<th>Address Range (hex)</th>
<th>Size</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1024 K - 524288 K</td>
<td>100000 - 1FFFFFFF</td>
<td>511 MB</td>
<td>Extended memory</td>
</tr>
<tr>
<td>960 K - 1024 K</td>
<td>F0000 - FFFFFF</td>
<td>64 KB</td>
<td>Runtime BIOS</td>
</tr>
<tr>
<td>896 K - 960 K</td>
<td>E0000 - EFFFFF</td>
<td>64 KB</td>
<td>Reserved</td>
</tr>
<tr>
<td>800 K - 896 K</td>
<td>C8000 - DFFFFF</td>
<td>96 KB</td>
<td>Available high DOS memory (open to the PCI bus)</td>
</tr>
<tr>
<td>640 K - 800 K</td>
<td>A0000 - C7FF</td>
<td>160 KB</td>
<td>Video memory and BIOS</td>
</tr>
<tr>
<td>639 K - 640 K</td>
<td>9FC00 - 9FFFFF</td>
<td>1 KB</td>
<td>Extended BIOS data (movable by memory manager software)</td>
</tr>
<tr>
<td>512 K - 639 K</td>
<td>80000 - 9FBFF</td>
<td>127 KB</td>
<td>Extended conventional memory</td>
</tr>
<tr>
<td>0 K - 512 K</td>
<td>00000 - 7FFFFF</td>
<td>512 K</td>
<td>Conventional memory</td>
</tr>
</tbody>
</table>
## 2.3 I/O Map

<table>
<thead>
<tr>
<th>Address (hex)</th>
<th>Size</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000 - 000F</td>
<td>16 bytes</td>
<td>DMA controller</td>
</tr>
<tr>
<td>0020 - 0021</td>
<td>2 bytes</td>
<td>Programmable Interrupt Control (PIC)</td>
</tr>
<tr>
<td>0040 - 0043</td>
<td>4 bytes</td>
<td>System timer</td>
</tr>
<tr>
<td>0060</td>
<td>1 byte</td>
<td>Keyboard controller byte—reset IRQ</td>
</tr>
<tr>
<td>0061</td>
<td>1 byte</td>
<td>System speaker</td>
</tr>
<tr>
<td>0064</td>
<td>1 byte</td>
<td>Keyboard controller, CMD / STAT byte</td>
</tr>
<tr>
<td>0070 - 0071</td>
<td>2 bytes</td>
<td>System CMOS / Real Time Clock</td>
</tr>
<tr>
<td>0072 - 0073</td>
<td>2 bytes</td>
<td>System CMOS</td>
</tr>
<tr>
<td>0080 - 008F</td>
<td>16 bytes</td>
<td>DMA controller</td>
</tr>
<tr>
<td>0092</td>
<td>1 byte</td>
<td>Fast A20 and PIC</td>
</tr>
<tr>
<td>00A0 - 00A1</td>
<td>2 bytes</td>
<td>PIC</td>
</tr>
<tr>
<td>00B2 - 00B3</td>
<td>2 bytes</td>
<td>APM control</td>
</tr>
<tr>
<td>00C0 - 00DF</td>
<td>32 bytes</td>
<td>DMA</td>
</tr>
<tr>
<td>00F0</td>
<td>1 byte</td>
<td>Numeric data processor</td>
</tr>
<tr>
<td>0170 - 0177</td>
<td>8 bytes</td>
<td>Secondary IDE channel</td>
</tr>
<tr>
<td>01F0 - 01F7</td>
<td>8 bytes</td>
<td>Primary IDE channel</td>
</tr>
<tr>
<td>One of these ranges: 0200 - 0207, 0208 - 020F, 0210 - 0217, 0218 - 021F</td>
<td>Can vary from 1 byte to 8 bytes</td>
<td>Audio / game port</td>
</tr>
<tr>
<td>One of these ranges: 0220 - 022F, 0240 - 024F, 0228 - 022F*, 0278 - 027F*</td>
<td>16 bytes</td>
<td>Audio (Sound Blaster Pro-compatible)</td>
</tr>
<tr>
<td>0228 - 022F*</td>
<td>8 bytes</td>
<td>LPT3</td>
</tr>
<tr>
<td>0278 - 027F*</td>
<td>8 bytes</td>
<td>LPT2</td>
</tr>
<tr>
<td>02E8 - 02EF*</td>
<td>8 bytes</td>
<td>COM4 / video (8514A)</td>
</tr>
<tr>
<td>02F8 - 02FF*</td>
<td>8 bytes</td>
<td>COM2</td>
</tr>
<tr>
<td>One of these ranges: 0320 - 0327, 0330 - 0337, 0340 - 0347, 0350 - 0357</td>
<td>8 bytes</td>
<td>MPU-401 (MIDI)</td>
</tr>
<tr>
<td>0376</td>
<td>1 byte</td>
<td>Secondary IDE channel command port</td>
</tr>
<tr>
<td>0377, bits 6:0</td>
<td>7 bits</td>
<td>Secondary IDE channel status port</td>
</tr>
<tr>
<td>0378 - 037F</td>
<td>8 bytes</td>
<td>LPT1</td>
</tr>
<tr>
<td>0388 - 038B</td>
<td>6 bytes</td>
<td>AdLib† (FM synthesizer)</td>
</tr>
<tr>
<td>03B0 - 03BB</td>
<td>12 bytes</td>
<td>Intel 82820 - Memory Controller Hub (MCH)</td>
</tr>
<tr>
<td>03C0 - 03DF</td>
<td>32 bytes</td>
<td>Intel 82820 - Memory Controller Hub (MCH)</td>
</tr>
<tr>
<td>03E8 - 03EF</td>
<td>8 bytes</td>
<td>COM3</td>
</tr>
</tbody>
</table>

continued
### Table 12. I/O Map (continued)

<table>
<thead>
<tr>
<th>Address (hex)</th>
<th>Size</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>03F0 - 03F5</td>
<td>6 bytes</td>
<td>Diskette channel 1</td>
</tr>
<tr>
<td>03F6</td>
<td>1 byte</td>
<td>Primary IDE channel command port</td>
</tr>
<tr>
<td>03F8 - 03FF</td>
<td>8 bytes</td>
<td>COM1</td>
</tr>
<tr>
<td>04D0 - 04D1</td>
<td>2 bytes</td>
<td>Edge/level triggered PIC</td>
</tr>
<tr>
<td>One of these ranges: 0530 - 0537, 0E80 - 0E87, 0F40 - 0F47</td>
<td>8 bytes</td>
<td>Windows Sound System</td>
</tr>
<tr>
<td>LPTn + 400</td>
<td>8 bytes</td>
<td>ECP port, LPTn base address + 400h</td>
</tr>
<tr>
<td>0CF8 - 0CFB**</td>
<td>4 bytes</td>
<td>PCI configuration address register</td>
</tr>
<tr>
<td>0CF9***</td>
<td>1 byte</td>
<td>Turbo and reset control register</td>
</tr>
<tr>
<td>0CFC - 0CFF</td>
<td>4 bytes</td>
<td>PCI configuration data register</td>
</tr>
<tr>
<td>FFA0 - FFA7</td>
<td>8 bytes</td>
<td>Primary bus master IDE registers</td>
</tr>
<tr>
<td>FFA8 - FFAF</td>
<td>8 bytes</td>
<td>Secondary bus master IDE registers</td>
</tr>
<tr>
<td>96 contiguous bytes starting on a 128-byte divisible boundary</td>
<td></td>
<td>ICH (ACPI + TCO)</td>
</tr>
<tr>
<td>64 contiguous bytes starting on a 64-byte divisible boundary</td>
<td></td>
<td>CC820 board resource</td>
</tr>
<tr>
<td>64 contiguous bytes starting on a 64-byte divisible boundary</td>
<td></td>
<td>Onboard audio controller</td>
</tr>
<tr>
<td>32 contiguous bytes starting on a 32-byte divisible boundary</td>
<td></td>
<td>ICH (USB)</td>
</tr>
<tr>
<td>16 contiguous bytes starting on a 16-byte divisible boundary</td>
<td></td>
<td>ICH (SMBus)</td>
</tr>
<tr>
<td>4096 contiguous bytes starting on a 4096-byte divisible boundary</td>
<td></td>
<td>Intel 82801AA PCI bridge</td>
</tr>
</tbody>
</table>

* Default, but can be changed to another address range.
** Dword access only
*** Byte access only

### NOTE

Some additional I/O addresses are not available due to ICH addresses aliasing. For information about the ICH addressing, refer to Section 1.2 on page 16.
2.4 DMA Channels

Table 13. DMA Channels

<table>
<thead>
<tr>
<th>DMA Channel Number</th>
<th>Data Width</th>
<th>System Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>8- or 16-bits</td>
<td>Audio</td>
</tr>
<tr>
<td>1</td>
<td>8- or 16-bits</td>
<td>Audio / parallel port</td>
</tr>
<tr>
<td>2</td>
<td>8- or 16-bits</td>
<td>Diskette drive</td>
</tr>
<tr>
<td>3</td>
<td>8- or 16-bits</td>
<td>Parallel port (for ECP or EPP) / audio</td>
</tr>
<tr>
<td>4</td>
<td>8- or 16-bits</td>
<td>DMA controller</td>
</tr>
<tr>
<td>5</td>
<td>16-bits</td>
<td>Open</td>
</tr>
<tr>
<td>6</td>
<td>16-bits</td>
<td>Open</td>
</tr>
<tr>
<td>7</td>
<td>16-bits</td>
<td>Open</td>
</tr>
</tbody>
</table>

2.5 PCI Configuration Space Map

Table 14. PCI Configuration Space Map

<table>
<thead>
<tr>
<th>Bus Number (hex)</th>
<th>Device Number (hex)</th>
<th>Function Number (hex)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>00</td>
<td>00</td>
<td>Memory controller of Intel 82820 component</td>
</tr>
<tr>
<td>00</td>
<td>01</td>
<td>00</td>
<td>AGP connector</td>
</tr>
<tr>
<td>00</td>
<td>1E</td>
<td>00</td>
<td>Link to PCI bridge</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>00</td>
<td>PCI-to-LPC bridge</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>01</td>
<td>IDE controller</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>02</td>
<td>USB controller #1</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>03</td>
<td>SMBus controller</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>04</td>
<td>Reserved</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>05</td>
<td>AC ’97 audio controller (optional)</td>
</tr>
<tr>
<td>00</td>
<td>1F</td>
<td>06</td>
<td>AC ’97 modem controller (optional)</td>
</tr>
<tr>
<td>01</td>
<td>00</td>
<td>00</td>
<td>AGP connector</td>
</tr>
<tr>
<td>02</td>
<td>07</td>
<td>00</td>
<td>PCI accelerated audio ES1373 (optional)</td>
</tr>
<tr>
<td>02</td>
<td>08</td>
<td>00</td>
<td>PCI slot 1</td>
</tr>
<tr>
<td>02</td>
<td>09</td>
<td>00</td>
<td>PCI slot 2</td>
</tr>
<tr>
<td>02</td>
<td>0A</td>
<td>00</td>
<td>PCI slot 3</td>
</tr>
<tr>
<td>02</td>
<td>0B</td>
<td>00</td>
<td>PCI slot 4</td>
</tr>
<tr>
<td>02</td>
<td>0C</td>
<td>00</td>
<td>PCI slot 5</td>
</tr>
</tbody>
</table>
2.6 Interrupts

Table 15. Interrupts

<table>
<thead>
<tr>
<th>IRQ</th>
<th>System Resource</th>
</tr>
</thead>
<tbody>
<tr>
<td>NMI</td>
<td>I/O channel check</td>
</tr>
<tr>
<td>0</td>
<td>Reserved, interval timer</td>
</tr>
<tr>
<td>1</td>
<td>Reserved, keyboard buffer full</td>
</tr>
<tr>
<td>2</td>
<td>Reserved, cascade interrupt from slave PIC</td>
</tr>
<tr>
<td>3</td>
<td>COM2*</td>
</tr>
<tr>
<td>4</td>
<td>COM1*</td>
</tr>
<tr>
<td>5</td>
<td>LPT2 (Plug and Play option) / Audio / User available</td>
</tr>
<tr>
<td>6</td>
<td>Diskette drive</td>
</tr>
<tr>
<td>7</td>
<td>LPT1*</td>
</tr>
<tr>
<td>8</td>
<td>Real-time clock</td>
</tr>
<tr>
<td>9</td>
<td>Reserved for ICH system management bus</td>
</tr>
<tr>
<td>10</td>
<td>User available</td>
</tr>
<tr>
<td>11</td>
<td>User available</td>
</tr>
<tr>
<td>12</td>
<td>Onboard mouse port (if present, else user available)</td>
</tr>
<tr>
<td>13</td>
<td>Reserved, math coprocessor</td>
</tr>
<tr>
<td>14</td>
<td>Primary IDE (if present, else user available)</td>
</tr>
<tr>
<td>15</td>
<td>Secondary IDE (if present, else user available)</td>
</tr>
</tbody>
</table>

* Default, but can be changed to another IRQ

2.7 PCI Interrupt Routing Map

This section describes interrupt sharing and how the interrupt signals are connected between the PCI bus connectors and onboard PCI devices. The PCI specification specifies how interrupts can be shared between devices attached to the PCI bus. In most cases, the small amount of latency added by interrupt sharing does not affect the operation or throughput of the devices. In some special cases where maximum performance is needed from a device, a PCI device should not share an interrupt with other PCI devices. Use the following information to avoid sharing an interrupt with a PCI add-in card.

PCI devices are categorized as follows to specify their interrupt grouping:

- **INTA:** By default, all add-in cards that require only one interrupt are in this category. For almost all cards that require more than one interrupt, the first interrupt on the card is also classified as INTA.
- **INTB:** Generally, the second interrupt on add-in cards that require two or more interrupts is classified as INTB. (This is not an absolute requirement.)
- **INTC and INTD:** Generally, a third interrupt on add-in cards is classified as INTC and a fourth interrupt is classified as INTD.
The ICH PCI-to-LPC bridge has four programmable interrupt request (PIRQ) input signals. All PCI interrupt sources either onboard or from a PCI add-in card connect to one of these PIRQ signals. Because there are only four signals, some PCI interrupt sources are electrically tied together on the CC820 board and therefore share the same interrupt.

For example, using Table 16 as a reference, assume an add-in card using INTA is plugged into PCI Bus Connector 4. In PCI Bus Connector 4, INTA is connected to PIRQD. Since PIRQD is already connected to PCI Audio and the ICH USB Controller, the add-in card now shares interrupts with these onboard interrupt sources.

Table 16 lists the PIRQ signals used in the CC820 board and shows how the signals are connected to the PCI bus connectors and to the onboard PCI interrupt sources.

### Table 16. PCI Interrupt Routing Map

<table>
<thead>
<tr>
<th>PCI Interrupt Source</th>
<th>ICH PIRQ Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PIRQA</td>
</tr>
<tr>
<td>AGP Connector</td>
<td>INTA</td>
</tr>
<tr>
<td>ICH Audio Controller</td>
<td>INTA</td>
</tr>
<tr>
<td>ICH Modem Controller</td>
<td>INTA</td>
</tr>
<tr>
<td>ICH USB Controller</td>
<td>INTA</td>
</tr>
<tr>
<td>PCI Audio</td>
<td>INTA</td>
</tr>
<tr>
<td>PCI Bus Connector 1 (J4E1)</td>
<td>INTA</td>
</tr>
<tr>
<td>PCI Bus Connector 2 (J4D1)</td>
<td>INTD</td>
</tr>
<tr>
<td>PCI Bus Connector 3 (J4C1)</td>
<td>INTC</td>
</tr>
<tr>
<td>PCI Bus Connector 4 (J4B1)</td>
<td>INTB</td>
</tr>
<tr>
<td>PCI Bus Connector 5 (J4A1)</td>
<td>INTC</td>
</tr>
</tbody>
</table>

**NOTE**

The ICH can connect each PIRQ line internally to one of the IRQ signals (3, 4, 5, 7, 10, 11, 14, and 15). Typically, a device that does not share a PIRQ line will have a unique interrupt. However, in certain interrupt-constrained situations, it is possible for two or more of the PIRQ lines to be connected to the same IRQ signal.
2.8 Connectors

CAUTION

Only the back panel connectors of the CC820 board have overcurrent protection. The CC820 board’s internal connectors are not overcurrent protected and should connect only to devices inside the computer’s chassis, such as fans and internal peripherals. Do not use these connectors to power devices external to the computer’s chassis. A fault in the load presented by the external devices could cause damage to the computer, the interconnecting cable, and the external devices themselves.

This section describes the CC820 board’s connectors. The connectors can be divided into three groups, as shown in Figure 8.
2.8.1 Back Panel Connectors

Figure 9 shows the location of the back panel connectors. The back panel connectors are color-coded in compliance with PC 99 recommendations. The figure legend below lists the colors used.

<table>
<thead>
<tr>
<th>Item</th>
<th>Description</th>
<th>Color</th>
<th>For more information see:</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>PS/2 mouse port</td>
<td>Green</td>
<td>Table 17</td>
</tr>
<tr>
<td>B</td>
<td>PS/2 keyboard port</td>
<td>Purple</td>
<td>Table 17</td>
</tr>
<tr>
<td>C</td>
<td>USB port 0</td>
<td>Black</td>
<td>Table 18</td>
</tr>
<tr>
<td>D</td>
<td>USB port 1</td>
<td>Black</td>
<td>Table 18</td>
</tr>
<tr>
<td>E</td>
<td>Parallel port</td>
<td>Burgundy</td>
<td>Table 19</td>
</tr>
<tr>
<td>F</td>
<td>Serial port A</td>
<td>Teal</td>
<td>Table 20</td>
</tr>
<tr>
<td>G</td>
<td>Serial port B</td>
<td>Teal</td>
<td>Table 20</td>
</tr>
<tr>
<td>H</td>
<td>MIDI / Game port (optional)</td>
<td>Gold</td>
<td>Table 21</td>
</tr>
<tr>
<td>I</td>
<td>Audio line out (optional)</td>
<td>Lime green</td>
<td>Table 22</td>
</tr>
<tr>
<td>J</td>
<td>Audio line in (optional)</td>
<td>Light blue</td>
<td>Table 23</td>
</tr>
<tr>
<td>K</td>
<td>Mic in (optional)</td>
<td>Pink</td>
<td>Table 24</td>
</tr>
</tbody>
</table>

Figure 9. Back Panel Connectors
**NOTE**

The back panel audio line out connector is designed to power headphones or amplified speakers only. Poor audio quality occurs if passive (non-amplified) speakers are connected to this output.

### Table 17. PS/2 Keyboard/Mouse Connectors

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Data</td>
</tr>
<tr>
<td>2</td>
<td>Not connected</td>
</tr>
<tr>
<td>3</td>
<td>Ground</td>
</tr>
<tr>
<td>4</td>
<td>Fused +5 V</td>
</tr>
<tr>
<td>5</td>
<td>Clock</td>
</tr>
<tr>
<td>6</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

### Table 18. USB Connectors

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5 V (fused)</td>
</tr>
<tr>
<td>2</td>
<td>USBP0# [USBP1#]</td>
</tr>
<tr>
<td>3</td>
<td>USBP0 [USBP1]</td>
</tr>
<tr>
<td>4</td>
<td>Ground</td>
</tr>
</tbody>
</table>

Signal names in brackets ([ ]) are for USB port 1.

### Table 19. Parallel Port Connector

<table>
<thead>
<tr>
<th>Pin</th>
<th>Standard Signal Name</th>
<th>ECP Signal Name</th>
<th>EPP Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>STROBE#</td>
<td>STROBE#</td>
<td>WRITE#</td>
</tr>
<tr>
<td>2</td>
<td>PD0</td>
<td>PD0</td>
<td>PD0</td>
</tr>
<tr>
<td>3</td>
<td>PD1</td>
<td>PD1</td>
<td>PD1</td>
</tr>
<tr>
<td>4</td>
<td>PD2</td>
<td>PD2</td>
<td>PD2</td>
</tr>
<tr>
<td>5</td>
<td>PD3</td>
<td>PD3</td>
<td>PD3</td>
</tr>
<tr>
<td>6</td>
<td>PD4</td>
<td>PD4</td>
<td>PD4</td>
</tr>
<tr>
<td>7</td>
<td>PD5</td>
<td>PD5</td>
<td>PD5</td>
</tr>
<tr>
<td>8</td>
<td>PD6</td>
<td>PD6</td>
<td>PD6</td>
</tr>
<tr>
<td>9</td>
<td>PD7</td>
<td>PD7</td>
<td>PD7</td>
</tr>
<tr>
<td>10</td>
<td>ACK#</td>
<td>ACK#</td>
<td>INTR</td>
</tr>
<tr>
<td>11</td>
<td>BUSY</td>
<td>BUSY#, PERIPHACK</td>
<td>WAIT#</td>
</tr>
<tr>
<td>12</td>
<td>PERROR</td>
<td>PE, ACKREVERSE#</td>
<td>PE</td>
</tr>
<tr>
<td>13</td>
<td>SELECT</td>
<td>SELECT</td>
<td>SELECT</td>
</tr>
<tr>
<td>14</td>
<td>AUDOFD#</td>
<td>AUDOFD#, HOSTACK</td>
<td>DATASTB#</td>
</tr>
<tr>
<td>15</td>
<td>FAULT#</td>
<td>FAULT#, PERIPHREQST#</td>
<td>FAULT#</td>
</tr>
<tr>
<td>16</td>
<td>INIT#</td>
<td>INIT#, REVERSERQST#</td>
<td>RESET#</td>
</tr>
<tr>
<td>17</td>
<td>SLCTIN#</td>
<td>SLCTIN#</td>
<td>ADDRSTB#</td>
</tr>
<tr>
<td>18 - 25</td>
<td>GND</td>
<td>GND</td>
<td>GND</td>
</tr>
</tbody>
</table>
Table 20. Serial Port Connectors

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>DCD (Data Carrier Detect)</td>
</tr>
<tr>
<td>2</td>
<td>SIN# (Serial Data In)</td>
</tr>
<tr>
<td>3</td>
<td>SOUT# (Serial Data Out)</td>
</tr>
<tr>
<td>4</td>
<td>DTR (Data Terminal Ready)</td>
</tr>
<tr>
<td>5</td>
<td>Ground</td>
</tr>
<tr>
<td>6</td>
<td>DSR (Data Set Ready)</td>
</tr>
<tr>
<td>7</td>
<td>RTS (Request to Send)</td>
</tr>
<tr>
<td>8</td>
<td>CTS (Clear to Send)</td>
</tr>
<tr>
<td>9</td>
<td>RI (Ring Indicator)</td>
</tr>
</tbody>
</table>

Table 21. MIDI/Game Port Connector

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5 V (fused)</td>
<td>9</td>
<td>+5 V (fused)</td>
</tr>
<tr>
<td>2</td>
<td>JOY4</td>
<td>10</td>
<td>JOY6</td>
</tr>
<tr>
<td>3</td>
<td>JOYTIME0</td>
<td>11</td>
<td>JOYTIME2</td>
</tr>
<tr>
<td>4</td>
<td>Ground</td>
<td>12</td>
<td>MIDI-OUT</td>
</tr>
<tr>
<td>5</td>
<td>Ground</td>
<td>13</td>
<td>JOYTIME3</td>
</tr>
<tr>
<td>6</td>
<td>JOYTIME1</td>
<td>14</td>
<td>JOY7</td>
</tr>
<tr>
<td>7</td>
<td>JOY5</td>
<td>15</td>
<td>MIDI-IN</td>
</tr>
<tr>
<td>8</td>
<td>+5 V (fused)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 22. Audio Line Out Connector

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tip</td>
<td>Audio left out</td>
</tr>
<tr>
<td>Ring</td>
<td>Audio right out</td>
</tr>
<tr>
<td>Sleeve</td>
<td>Ground</td>
</tr>
</tbody>
</table>

Table 23. Audio Line In Connector

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tip</td>
<td>Audio left in</td>
</tr>
<tr>
<td>Ring</td>
<td>Audio right in</td>
</tr>
<tr>
<td>Sleeve</td>
<td>Ground</td>
</tr>
</tbody>
</table>

Table 24. Mic In Connector

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tip</td>
<td>Mono in</td>
</tr>
<tr>
<td>Ring</td>
<td>Mic bias voltage</td>
</tr>
<tr>
<td>Sleeve</td>
<td>Ground</td>
</tr>
</tbody>
</table>
2.8.2 Midboard Connectors

The midboard connectors are divided into the following functional groups:

- Audio (see page 54)
  - CD-ROM (legacy style 2 mm connector)
  - AMR (Audio/Modem Riser)
  - ATAPI CD-ROM
  - Telephony
  - Auxiliary line in

- Peripheral interfaces and indicators (see page 57)
  - SCSI LED
  - Secondary IDE
  - Primary IDE
  - Diskette drive

- Hardware control (see page 60)
  - Power supply fan control (Fan 2)
  - Processor fan (Fan 3)
  - Power
  - System fan (Fan 1)
  - Wake on LAN technology
  - Chassis intrusion
  - Wake on Ring

- Add-in boards (see page 63)
  - PCI bus (5)
  - AGP
2.8.2.1 Audio

Figure 10 shows the location of the audio connectors.

<table>
<thead>
<tr>
<th>Item</th>
<th>Description</th>
<th>Color</th>
<th>Reference Designator</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>CD-ROM, Legacy style, 2 mm (optional) (see Table 25)</td>
<td>N/A</td>
<td>J2C1</td>
</tr>
<tr>
<td>B</td>
<td>AMR (Audio/Modem Riser) (see Table 26)</td>
<td>N/A</td>
<td>J3F1</td>
</tr>
<tr>
<td>C</td>
<td>CD-ROM, ATAPI style (optional) (see Table 27)</td>
<td>Black</td>
<td>J1F1</td>
</tr>
<tr>
<td>D</td>
<td>Telephony, ATAPI style (optional) (see Table 28)</td>
<td>Green</td>
<td>J2F1</td>
</tr>
<tr>
<td>E</td>
<td>Auxiliary line in, ATAPI style (optional) (see Table 29)</td>
<td>White</td>
<td>J2F2</td>
</tr>
</tbody>
</table>

Figure 10. Audio Connectors
<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CD_Ground</td>
<td>2</td>
<td>CD_IN-Left</td>
</tr>
<tr>
<td>3</td>
<td>CD_Ground</td>
<td>4</td>
<td>CD_IN-Right</td>
</tr>
</tbody>
</table>

**Table 26. Audio/Modem Riser Connector (J3F1)**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>AUDIO_PWRDN</td>
<td>B1</td>
<td>AUDIO_MUTE</td>
</tr>
<tr>
<td>A2</td>
<td>MONO_PHONE</td>
<td>B2</td>
<td>GND</td>
</tr>
<tr>
<td>A3</td>
<td>RESERVED</td>
<td>B3</td>
<td>MONO_OUT/PB_BEEP</td>
</tr>
<tr>
<td>A4</td>
<td>RESERVED</td>
<td>B4</td>
<td>RESERVED</td>
</tr>
<tr>
<td>A5</td>
<td>RESERVED</td>
<td>B5</td>
<td>RESERVED</td>
</tr>
<tr>
<td>A6</td>
<td>GND</td>
<td>B6</td>
<td>PRIMARY_DN</td>
</tr>
<tr>
<td>A7</td>
<td>+5VDUAL/+5VVSB</td>
<td>B7</td>
<td>-12V</td>
</tr>
<tr>
<td>A8</td>
<td>USB_OC</td>
<td>B8</td>
<td>GND</td>
</tr>
<tr>
<td>A9</td>
<td>GND</td>
<td>B9</td>
<td>+12V</td>
</tr>
<tr>
<td>A10</td>
<td>USB+</td>
<td>B10</td>
<td>GND</td>
</tr>
<tr>
<td>A11</td>
<td>USB-</td>
<td>B11</td>
<td>+5VD</td>
</tr>
<tr>
<td>A12</td>
<td>GND</td>
<td>B12</td>
<td>GND</td>
</tr>
<tr>
<td>A13</td>
<td>S/P_DIF_IN</td>
<td>B13</td>
<td>RESERVED</td>
</tr>
<tr>
<td>A14</td>
<td>GND</td>
<td>B14</td>
<td>RESERVED</td>
</tr>
<tr>
<td>A15</td>
<td>+3.3VDUAL/+3.3VSB</td>
<td>B15</td>
<td>+3.3VD</td>
</tr>
<tr>
<td>A16</td>
<td>GND</td>
<td>B16</td>
<td>GND</td>
</tr>
<tr>
<td>A17</td>
<td>AC97_SYNC</td>
<td>B17</td>
<td>AC97_SDATA_IN0</td>
</tr>
<tr>
<td>A18</td>
<td>GND</td>
<td>B18</td>
<td>AC97_RESET</td>
</tr>
<tr>
<td>A19</td>
<td>AC97_SDATA_IN1</td>
<td>B19</td>
<td>AC97_SDATA_IN1</td>
</tr>
<tr>
<td>A20</td>
<td>GND</td>
<td>B20</td>
<td>GND</td>
</tr>
<tr>
<td>A21</td>
<td>AC97_SDATA_IN0</td>
<td>B21</td>
<td>AC97_SDATA_IN2</td>
</tr>
<tr>
<td>A22</td>
<td>GND</td>
<td>B22</td>
<td>GND</td>
</tr>
<tr>
<td>A23</td>
<td>AC97_BITCLK</td>
<td>B23</td>
<td>AC97_MSTRCLK</td>
</tr>
</tbody>
</table>

For information about

The Audio/Modem Riser Refer to

Section 1.8.1, page 28
### Table 27. ATAPI CD-ROM Connector (J1F1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Left audio input from CD-ROM</td>
</tr>
<tr>
<td>2</td>
<td>CD audio differential ground</td>
</tr>
<tr>
<td>3</td>
<td>CD audio differential ground</td>
</tr>
<tr>
<td>4</td>
<td>Right audio input from CD-ROM</td>
</tr>
</tbody>
</table>

### Table 28. Telephony Connector (J2F1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Analog audio mono input</td>
</tr>
<tr>
<td>2</td>
<td>Ground</td>
</tr>
<tr>
<td>3</td>
<td>Ground</td>
</tr>
<tr>
<td>4</td>
<td>Analog audio mono output</td>
</tr>
</tbody>
</table>

### Table 29. Auxiliary Line In Connector (J2F2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Left auxiliary line in</td>
</tr>
<tr>
<td>2</td>
<td>Ground</td>
</tr>
<tr>
<td>3</td>
<td>Ground</td>
</tr>
<tr>
<td>4</td>
<td>Right auxiliary line in</td>
</tr>
</tbody>
</table>
### 2.8.2.2 Peripheral Interfaces and Indicators

Figure 11 shows the location of the peripheral interface and indicator connectors.

<table>
<thead>
<tr>
<th>Item</th>
<th>Description</th>
<th>Reference Designator</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>SCSI LED (see Table 30)</td>
<td>J7B3</td>
</tr>
<tr>
<td>B</td>
<td>Secondary IDE (see Table 31)</td>
<td>J6G1</td>
</tr>
<tr>
<td>C</td>
<td>Primary IDE (see Table 31)</td>
<td>J7G1</td>
</tr>
<tr>
<td>D</td>
<td>Diskette drive (see Table 32)</td>
<td>J8G1</td>
</tr>
</tbody>
</table>

![Figure 11. Peripheral Interface and Indicator Connectors](om08898)
### Table 30. SCSI LED Connector (J7B3)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>SCSI activity</td>
</tr>
<tr>
<td>2</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

### Table 31. PCI IDE Connectors (J7G1, Primary and J6G1, Secondary)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Reset IDE</td>
<td>2</td>
<td>Ground</td>
</tr>
<tr>
<td>3</td>
<td>Data 7</td>
<td>4</td>
<td>Data 8</td>
</tr>
<tr>
<td>5</td>
<td>Data 6</td>
<td>6</td>
<td>Data 9</td>
</tr>
<tr>
<td>7</td>
<td>Data 5</td>
<td>8</td>
<td>Data 10</td>
</tr>
<tr>
<td>9</td>
<td>Data 4</td>
<td>10</td>
<td>Data 11</td>
</tr>
<tr>
<td>11</td>
<td>Data 3</td>
<td>12</td>
<td>Data 12</td>
</tr>
<tr>
<td>13</td>
<td>Data 2</td>
<td>14</td>
<td>Data 13</td>
</tr>
<tr>
<td>15</td>
<td>Data 1</td>
<td>16</td>
<td>Data 14</td>
</tr>
<tr>
<td>17</td>
<td>Data 0</td>
<td>18</td>
<td>Data 15</td>
</tr>
<tr>
<td>19</td>
<td>Ground</td>
<td>20</td>
<td>Key</td>
</tr>
<tr>
<td>21</td>
<td>DDRQ0 [DDRQ1]</td>
<td>22</td>
<td>Ground</td>
</tr>
<tr>
<td>23</td>
<td>I/O Write#</td>
<td>24</td>
<td>Ground</td>
</tr>
<tr>
<td>25</td>
<td>I/O Read#</td>
<td>26</td>
<td>Ground</td>
</tr>
<tr>
<td>27</td>
<td>IOCHRDY</td>
<td>28</td>
<td>P_ALE (Cable Select pull-up)</td>
</tr>
<tr>
<td>29</td>
<td>DDACK0# [DDACK1#]</td>
<td>30</td>
<td>Ground</td>
</tr>
<tr>
<td>31</td>
<td>IRQ 14 [IRQ 15]</td>
<td>32</td>
<td>Reserved</td>
</tr>
<tr>
<td>33</td>
<td>DAG1 (Address 1)</td>
<td>34</td>
<td>GPIO_DMA66_Detect_Pri (GPIO_DMA66_Detect_Sec)</td>
</tr>
<tr>
<td>35</td>
<td>DAG0 (Address 0)</td>
<td>36</td>
<td>DAG2Address 2</td>
</tr>
<tr>
<td>37</td>
<td>Chip Select 1P# [Chip Select 1S#]</td>
<td>38</td>
<td>Chip Select 3P# [Chip Select 3S#]</td>
</tr>
<tr>
<td>39</td>
<td>Activity#</td>
<td>40</td>
<td>Ground</td>
</tr>
</tbody>
</table>

Note: Signal names in brackets ([ ] ) are for the secondary IDE connector.
### Table 32. Diskette Drive Connector (J8G1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Ground</td>
<td>2</td>
<td>DENSEL</td>
</tr>
<tr>
<td>3</td>
<td>Ground</td>
<td>4</td>
<td>Reserved</td>
</tr>
<tr>
<td>5</td>
<td>Key</td>
<td>6</td>
<td>FDEDIN</td>
</tr>
<tr>
<td>7</td>
<td>Ground</td>
<td>8</td>
<td>FDINDEX# (Index)</td>
</tr>
<tr>
<td>9</td>
<td>Ground</td>
<td>10</td>
<td>FDM00# (Motor Enable A)</td>
</tr>
<tr>
<td>11</td>
<td>Ground</td>
<td>12</td>
<td>No connect</td>
</tr>
<tr>
<td>13</td>
<td>Ground</td>
<td>14</td>
<td>FDDSO# (Drive Select A)</td>
</tr>
<tr>
<td>15</td>
<td>Ground</td>
<td>16</td>
<td>No connect</td>
</tr>
<tr>
<td>17</td>
<td>No connect</td>
<td>18</td>
<td>FDDIR# (Stepper Motor Direction)</td>
</tr>
<tr>
<td>19</td>
<td>Ground</td>
<td>20</td>
<td>FDSTEP# (Step Pulse)</td>
</tr>
<tr>
<td>21</td>
<td>Ground</td>
<td>22</td>
<td>FDWD# (Write Data)</td>
</tr>
<tr>
<td>23</td>
<td>Ground</td>
<td>24</td>
<td>FDWE# (Write Enable)</td>
</tr>
<tr>
<td>25</td>
<td>Ground</td>
<td>26</td>
<td>FDTRK0# (Track 0)</td>
</tr>
<tr>
<td>27</td>
<td>No connect</td>
<td>28</td>
<td>FDWPD# (Write Protect)</td>
</tr>
<tr>
<td>29</td>
<td>Ground</td>
<td>30</td>
<td>FDRDATA# (Read Data)</td>
</tr>
<tr>
<td>31</td>
<td>Ground</td>
<td>32</td>
<td>FDHEAD# (Side 1 Select)</td>
</tr>
<tr>
<td>33</td>
<td>Ground</td>
<td>34</td>
<td>DSKCHG# (Diskette Change)</td>
</tr>
</tbody>
</table>
2.8.2.3 Hardware Control and Power

Figure 12 shows the location of the hardware control and power connectors.

<table>
<thead>
<tr>
<th>Item</th>
<th>Description</th>
<th>Reference Designator</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>Power supply fan control (Fan 2) (see Table 33)</td>
<td>J5L1</td>
</tr>
<tr>
<td>B</td>
<td>Processor fan (Fan 3) (see Table 34)</td>
<td>J2M1</td>
</tr>
<tr>
<td>C</td>
<td>Main power (see Table 35)</td>
<td>J6M1</td>
</tr>
<tr>
<td>D</td>
<td>System fan (Fan 1) (see Table 36)</td>
<td>J8E1</td>
</tr>
<tr>
<td>E</td>
<td>Wake on LAN technology (see Table 37)</td>
<td>J7C2</td>
</tr>
<tr>
<td>F</td>
<td>Chassis intrusion (see Table 38)</td>
<td>J7C1</td>
</tr>
<tr>
<td>G</td>
<td>Wake on Ring (see Table 39)</td>
<td>J7B2</td>
</tr>
</tbody>
</table>

Figure 12. Hardware Control and Power Connectors

For information about Refer to
The power connector Section 1.10.2.1, page 37
The functions of the fan connectors Section 1.10.2.2, page 38
Wake on LAN technology Section 1.10.2.3, page 39
Wake on Ring technology Section 1.10.2.5, page 41
### Table 33. Power Supply Fan 2 Control Connector (J5L1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Ground</td>
</tr>
<tr>
<td>2</td>
<td>+12 V</td>
</tr>
<tr>
<td>3</td>
<td>FAN2_TACH</td>
</tr>
</tbody>
</table>

### Table 34. Processor Fan 3 Connector (J2M1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Ground</td>
</tr>
<tr>
<td>2</td>
<td>+12 Volts</td>
</tr>
<tr>
<td>3</td>
<td>FAN3_CPU_HDR_GND_R</td>
</tr>
</tbody>
</table>

### Table 35. Main Power Connector (J6M2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+3.3 V</td>
<td>11</td>
<td>+3.3 V</td>
</tr>
<tr>
<td>2</td>
<td>+3.3 V</td>
<td>12</td>
<td>-12 V</td>
</tr>
<tr>
<td>3</td>
<td>Ground</td>
<td>13</td>
<td>Ground</td>
</tr>
<tr>
<td>4</td>
<td>+5 V</td>
<td>14</td>
<td>PS-ON# (power supply remote on/off)</td>
</tr>
<tr>
<td>5</td>
<td>Ground</td>
<td>15</td>
<td>Ground</td>
</tr>
<tr>
<td>6</td>
<td>+5 V</td>
<td>16</td>
<td>Ground</td>
</tr>
<tr>
<td>7</td>
<td>Ground</td>
<td>17</td>
<td>Ground</td>
</tr>
<tr>
<td>8</td>
<td>PWRGD (Power Good)</td>
<td>18</td>
<td>TP_PWRCONN_18</td>
</tr>
<tr>
<td>9</td>
<td>+5 V (Standby)</td>
<td>19</td>
<td>+5 V</td>
</tr>
<tr>
<td>10</td>
<td>+12 V</td>
<td>20</td>
<td>+5 V</td>
</tr>
</tbody>
</table>

### Table 36. System Fan 1 Connector (J8D1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Ground</td>
</tr>
<tr>
<td>2</td>
<td>+12 V</td>
</tr>
<tr>
<td>3</td>
<td>FAN1-TACH</td>
</tr>
</tbody>
</table>
Table 37. Wake on LAN Technology Connector (J7C2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5 VSB</td>
</tr>
<tr>
<td>2</td>
<td>Ground</td>
</tr>
<tr>
<td>3</td>
<td>WOL</td>
</tr>
</tbody>
</table>

Table 38. Chassis Intrusion Connector (J7C1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>INTRUDER#</td>
</tr>
<tr>
<td>2</td>
<td>Ground</td>
</tr>
</tbody>
</table>

Table 39. Wake on Ring Connector (J7B2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Ground</td>
</tr>
<tr>
<td>2</td>
<td>RINGA#</td>
</tr>
</tbody>
</table>
2.8.2.4 Add-In Boards

Figure 13 shows the location of the add-in board connectors. Note the following considerations for the PCI bus connectors:

- All of the PCI bus connectors are bus master capable.
- PCI bus connector 2 has SMBus signals routed to it. This enables PCI bus add-in boards with SMBus support to access sensor data on the CC820 board. The specific SMBus signals are as follows:
  - The SMBus clock line is connected to pin A40
  - The SMBus data line is connected to pin A41

<table>
<thead>
<tr>
<th>Item</th>
<th>Description</th>
<th>Reference Designator</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>PCI bus connector 5 (see Table 40)</td>
<td>J4A1</td>
</tr>
<tr>
<td>B</td>
<td>PCI bus connector 4 (see Table 40)</td>
<td>J4B1</td>
</tr>
<tr>
<td>C</td>
<td>PCI bus connector 3 (see Table 40)</td>
<td>J4C1</td>
</tr>
<tr>
<td>D</td>
<td>PCI bus connector 2 (see Table 40)</td>
<td>J4D1</td>
</tr>
<tr>
<td>E</td>
<td>PCI bus connector 1 (see Table 40)</td>
<td>J4E1</td>
</tr>
<tr>
<td>F</td>
<td>AGP universal connector (see Table 41)</td>
<td>J5E1</td>
</tr>
</tbody>
</table>

Figure 13. Add-In Board Connectors
### Table 40. PCI Bus Connectors (J4A1, J4B1, J4C1, J4D1, J4E1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>Ground (TRST#)*</td>
<td>B1</td>
<td>-12 V</td>
<td>A32</td>
<td>AD16</td>
<td>B32</td>
<td>AD17</td>
</tr>
<tr>
<td>A2</td>
<td>+12 V</td>
<td>B2</td>
<td>Ground (TCK)*</td>
<td>A33</td>
<td>+3.3 V</td>
<td>B33</td>
<td>C/BE2#</td>
</tr>
<tr>
<td>A3</td>
<td>+5 V (TMS)*</td>
<td>B3</td>
<td>Ground</td>
<td>A34</td>
<td>FRAME#</td>
<td>B34</td>
<td>Ground</td>
</tr>
<tr>
<td>A4</td>
<td>+5 V (TDI)*</td>
<td>B4</td>
<td>no connect (TDO)*</td>
<td>A35</td>
<td>Ground</td>
<td>B35</td>
<td>IRDY#</td>
</tr>
<tr>
<td>A5</td>
<td>+5 V</td>
<td>B5</td>
<td>+5 V</td>
<td>A36</td>
<td>TRDY#</td>
<td>B36</td>
<td>+3.3 V</td>
</tr>
<tr>
<td>A6</td>
<td>INTA#</td>
<td>B6</td>
<td>+5 V</td>
<td>A37</td>
<td>Ground</td>
<td>B37</td>
<td>DEVSEL#</td>
</tr>
<tr>
<td>A7</td>
<td>INTC#</td>
<td>B7</td>
<td>INTB#</td>
<td>A38</td>
<td>STOP#</td>
<td>B38</td>
<td>Ground</td>
</tr>
<tr>
<td>A8</td>
<td>+5 V</td>
<td>B8</td>
<td>INTD#</td>
<td>A39</td>
<td>+3.3 V</td>
<td>B39</td>
<td>LOCK#</td>
</tr>
<tr>
<td>A9</td>
<td>Reserved</td>
<td>B9</td>
<td>no connect</td>
<td>A40</td>
<td>Reserved **</td>
<td>B40</td>
<td>PERR#</td>
</tr>
<tr>
<td>A10</td>
<td>+5 V (I/O)</td>
<td>B10</td>
<td>Reserved</td>
<td>A41</td>
<td>Reserved ***</td>
<td>B41</td>
<td>+3.3 V</td>
</tr>
<tr>
<td>A11</td>
<td>Reserved</td>
<td>B11</td>
<td>no connect (PRSNT1#)*</td>
<td>A42</td>
<td>Ground</td>
<td>B42</td>
<td>SERR#</td>
</tr>
<tr>
<td>A12</td>
<td>Ground</td>
<td>B12</td>
<td>Ground</td>
<td>A43</td>
<td>PAR</td>
<td>B43</td>
<td>+3.3 V</td>
</tr>
<tr>
<td>A13</td>
<td>Ground</td>
<td>B13</td>
<td>Ground</td>
<td>A44</td>
<td>AD15</td>
<td>B44</td>
<td>C/BE1#</td>
</tr>
<tr>
<td>A14</td>
<td>+3.3 V aux</td>
<td>B14</td>
<td>Reserved</td>
<td>A45</td>
<td>+3.3 V</td>
<td>B45</td>
<td>AD14</td>
</tr>
<tr>
<td>A15</td>
<td>RST#</td>
<td>B15</td>
<td>Ground</td>
<td>A46</td>
<td>AD13</td>
<td>B46</td>
<td>Ground</td>
</tr>
<tr>
<td>A16</td>
<td>+5 V (I/O)</td>
<td>B16</td>
<td>CLK</td>
<td>A47</td>
<td>AD11</td>
<td>B47</td>
<td>AD12</td>
</tr>
<tr>
<td>A17</td>
<td>GNT#</td>
<td>B17</td>
<td>Ground</td>
<td>A48</td>
<td>Ground</td>
<td>B48</td>
<td>AD10</td>
</tr>
<tr>
<td>A18</td>
<td>Ground</td>
<td>B18</td>
<td>REQ#</td>
<td>A49</td>
<td>AD09</td>
<td>B49</td>
<td>Ground</td>
</tr>
<tr>
<td>A19</td>
<td>PME#</td>
<td>B19</td>
<td>+5 V (I/O)</td>
<td>A50</td>
<td>Key</td>
<td>B50</td>
<td>Key</td>
</tr>
<tr>
<td>A20</td>
<td>AD30</td>
<td>B20</td>
<td>AD31</td>
<td>A51</td>
<td>Key</td>
<td>B51</td>
<td>Key</td>
</tr>
<tr>
<td>A21</td>
<td>+3.3 V</td>
<td>B21</td>
<td>AD29</td>
<td>A52</td>
<td>C/BE0#</td>
<td>B52</td>
<td>AD08</td>
</tr>
<tr>
<td>A22</td>
<td>AD28</td>
<td>B22</td>
<td>Ground</td>
<td>A53</td>
<td>+3.3 V</td>
<td>B53</td>
<td>AD07</td>
</tr>
<tr>
<td>A23</td>
<td>AD26</td>
<td>B23</td>
<td>AD27</td>
<td>A54</td>
<td>AD06</td>
<td>B54</td>
<td>+3.3 V</td>
</tr>
<tr>
<td>A24</td>
<td>Ground</td>
<td>B24</td>
<td>AD25</td>
<td>A55</td>
<td>AD04</td>
<td>B55</td>
<td>AD05</td>
</tr>
<tr>
<td>A25</td>
<td>AD24</td>
<td>B25</td>
<td>+3.3 V</td>
<td>A56</td>
<td>Ground</td>
<td>B56</td>
<td>AD03</td>
</tr>
<tr>
<td>A26</td>
<td>IDSEL</td>
<td>B26</td>
<td>C/BE3#</td>
<td>A57</td>
<td>AD02</td>
<td>B57</td>
<td>Ground</td>
</tr>
<tr>
<td>A27</td>
<td>+3.3 V</td>
<td>B27</td>
<td>AD23</td>
<td>A58</td>
<td>AD00</td>
<td>B58</td>
<td>AD01</td>
</tr>
<tr>
<td>A28</td>
<td>AD22</td>
<td>B28</td>
<td>Ground</td>
<td>A59</td>
<td>+5 V (I/O)</td>
<td>B59</td>
<td>+5 V (I/O)</td>
</tr>
<tr>
<td>A29</td>
<td>AD20</td>
<td>B29</td>
<td>AD21</td>
<td>A60</td>
<td>REQ64C#</td>
<td>B60</td>
<td>ACK64C#</td>
</tr>
<tr>
<td>A30</td>
<td>Ground</td>
<td>B30</td>
<td>AD19</td>
<td>A61</td>
<td>+5 V</td>
<td>B61</td>
<td>+5 V</td>
</tr>
<tr>
<td>A31</td>
<td>AD18</td>
<td>B31</td>
<td>+3.3 V</td>
<td>A62</td>
<td>+5 V</td>
<td>B62</td>
<td>+5 V</td>
</tr>
</tbody>
</table>

* These signals (in parentheses) are optional in the PCI specification and are not currently implemented.

** On PCI bus connector 2, this pin is connected to the SMBus clock line.

*** On PCI bus connector 2, this pin is connected to the SMBus data line.
Table 41. AGP Interface Connector (J5E1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
<th>Pin</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>+12V</td>
<td>B1</td>
<td>No Connect</td>
<td>A34</td>
<td>Vcc3.3</td>
<td>B34</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A2</td>
<td>TYPEDET#</td>
<td>B2</td>
<td>Vcc</td>
<td>A35</td>
<td>AD22</td>
<td>B35</td>
<td>AD21</td>
</tr>
<tr>
<td>A3</td>
<td>Reserved</td>
<td>B3</td>
<td>Vcc</td>
<td>A36</td>
<td>AD20</td>
<td>B36</td>
<td>AD19</td>
</tr>
<tr>
<td>A4</td>
<td>No Connect</td>
<td>B4</td>
<td>No Connect</td>
<td>A37</td>
<td>Ground</td>
<td>B37</td>
<td>Ground</td>
</tr>
<tr>
<td>A5</td>
<td>Ground</td>
<td>B5</td>
<td>Ground</td>
<td>A38</td>
<td>AD18</td>
<td>B38</td>
<td>AD17</td>
</tr>
<tr>
<td>A6</td>
<td>INTA#</td>
<td>B6</td>
<td>INTB#</td>
<td>A39</td>
<td>AD16</td>
<td>B39</td>
<td>C/BE2#</td>
</tr>
<tr>
<td>A7</td>
<td>RST#</td>
<td>B7</td>
<td>CLK</td>
<td>A40</td>
<td>Vcc3.3</td>
<td>B40</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A8</td>
<td>GNT1#</td>
<td>B8</td>
<td>REQ#</td>
<td>A41</td>
<td>FRAME#</td>
<td>B41</td>
<td>IRDY#</td>
</tr>
<tr>
<td>A9</td>
<td>Vcc3.3</td>
<td>B9</td>
<td>Vcc3.3</td>
<td>A42</td>
<td>Reserved</td>
<td>B42</td>
<td>+3.3 V aux</td>
</tr>
<tr>
<td>A10</td>
<td>ST1</td>
<td>B10</td>
<td>ST0</td>
<td>A43</td>
<td>Ground</td>
<td>B43</td>
<td>Ground</td>
</tr>
<tr>
<td>A11</td>
<td>Reserved</td>
<td>B11</td>
<td>ST2</td>
<td>A44</td>
<td>Reserved</td>
<td>B44</td>
<td>Reserved</td>
</tr>
<tr>
<td>A12</td>
<td>PIPE#</td>
<td>B12</td>
<td>RBF#</td>
<td>A45</td>
<td>Vcc3.3</td>
<td>B45</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A13</td>
<td>Ground</td>
<td>B13</td>
<td>Ground</td>
<td>A46</td>
<td>TRDY#</td>
<td>B46</td>
<td>DEVSEL#</td>
</tr>
<tr>
<td>A14</td>
<td>WBF#</td>
<td>B14</td>
<td>No Connect</td>
<td>A47</td>
<td>STOP#</td>
<td>B47</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A15</td>
<td>SBA1</td>
<td>B15</td>
<td>SBA0</td>
<td>A48</td>
<td>PME#</td>
<td>B48</td>
<td>PERR#</td>
</tr>
<tr>
<td>A16</td>
<td>Vcc3.3</td>
<td>B16</td>
<td>Vcc3.3</td>
<td>A49</td>
<td>Ground</td>
<td>B49</td>
<td>Ground</td>
</tr>
<tr>
<td>A17</td>
<td>SBA3</td>
<td>B17</td>
<td>SBA2</td>
<td>A50</td>
<td>PAR</td>
<td>B50</td>
<td>SERR#</td>
</tr>
<tr>
<td>A18</td>
<td>SBSTB#</td>
<td>B18</td>
<td>SB_STB</td>
<td>A51</td>
<td>AD15</td>
<td>B51</td>
<td>C/BE1#</td>
</tr>
<tr>
<td>A19</td>
<td>Ground</td>
<td>B19</td>
<td>Ground</td>
<td>A52</td>
<td>Vcc3.3</td>
<td>B52</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A20</td>
<td>SBA5</td>
<td>B20</td>
<td>SBA4</td>
<td>A53</td>
<td>AD13</td>
<td>B53</td>
<td>AD14</td>
</tr>
<tr>
<td>A21</td>
<td>SBA7</td>
<td>B21</td>
<td>SBA6</td>
<td>A54</td>
<td>AD11</td>
<td>B54</td>
<td>AD12</td>
</tr>
<tr>
<td>A22</td>
<td>Key</td>
<td>B22</td>
<td>Key</td>
<td>A55</td>
<td>Ground</td>
<td>B55</td>
<td>Ground</td>
</tr>
<tr>
<td>A23</td>
<td>Key</td>
<td>B23</td>
<td>Key</td>
<td>A56</td>
<td>AD9</td>
<td>B56</td>
<td>AD10</td>
</tr>
<tr>
<td>A24</td>
<td>Key</td>
<td>B24</td>
<td>+3.3 V aux</td>
<td>A57</td>
<td>C/BE0#</td>
<td>B57</td>
<td>AD8</td>
</tr>
<tr>
<td>A25</td>
<td>Key</td>
<td>B25</td>
<td>Key</td>
<td>A58</td>
<td>Vcc3.3</td>
<td>B58</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A26</td>
<td>AD30</td>
<td>B26</td>
<td>AD31</td>
<td>A59</td>
<td>AD_STB0#</td>
<td>B59</td>
<td>AD_STB0</td>
</tr>
<tr>
<td>A27</td>
<td>AD28</td>
<td>B27</td>
<td>AD29</td>
<td>A60</td>
<td>AD6</td>
<td>B60</td>
<td>AD7</td>
</tr>
<tr>
<td>A28</td>
<td>Vcc3.3</td>
<td>B28</td>
<td>Vcc3.3</td>
<td>A61</td>
<td>Ground</td>
<td>B61</td>
<td>Ground</td>
</tr>
<tr>
<td>A29</td>
<td>AD26</td>
<td>B29</td>
<td>AD27</td>
<td>A62</td>
<td>AD4</td>
<td>B62</td>
<td>AD5</td>
</tr>
<tr>
<td>A30</td>
<td>AD24</td>
<td>B30</td>
<td>AD25</td>
<td>A63</td>
<td>AD2</td>
<td>B63</td>
<td>AD3</td>
</tr>
<tr>
<td>A31</td>
<td>Ground</td>
<td>B31</td>
<td>Ground</td>
<td>A64</td>
<td>Vcc3.3</td>
<td>B64</td>
<td>Vcc3.3</td>
</tr>
<tr>
<td>A32</td>
<td>AD_STB1#</td>
<td>B32</td>
<td>AD_STB1</td>
<td>A65</td>
<td>AD0</td>
<td>B65</td>
<td>AD1</td>
</tr>
<tr>
<td>A33</td>
<td>C/BE3#</td>
<td>B33</td>
<td>AD23</td>
<td>A66</td>
<td>VRREFG_C</td>
<td>B66</td>
<td>VREFC_G</td>
</tr>
</tbody>
</table>
2.8.3 **Front Panel Connectors**

Figure 14 shows the location of the front panel connectors.

<table>
<thead>
<tr>
<th>Item</th>
<th>Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Front Panel Connector (see Table 42)</td>
<td>A 9, 11, 13, and 15</td>
<td>Infrared port</td>
</tr>
<tr>
<td></td>
<td>B 5 and 7</td>
<td>Reset switch</td>
</tr>
<tr>
<td></td>
<td>C 1 and 3</td>
<td>Hard drive activity LED</td>
</tr>
<tr>
<td></td>
<td>D 2 and 4</td>
<td>Power / Sleep / Message waiting LED</td>
</tr>
<tr>
<td></td>
<td>E 6 and 8</td>
<td>Power switch</td>
</tr>
<tr>
<td></td>
<td>F 10 and 12</td>
<td>No connect</td>
</tr>
<tr>
<td>Auxiliary Front Panel Power LED Connector (see Table 45)</td>
<td>G 1 and 3</td>
<td>Auxiliary Power LED connector (Pin 2 keyed)</td>
</tr>
</tbody>
</table>

**Figure 14. Front Panel Connectors**
Table 42. Front Panel Connector (J8G2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>In/Out</th>
<th>Description</th>
<th>Pin</th>
<th>Signal</th>
<th>In/Out</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>HD_PWR</td>
<td>Out</td>
<td>Hard disk LED pull-up (330 Ω) to +5 V</td>
<td>2</td>
<td>HDR_BLNK_GRN</td>
<td>Out</td>
<td>Front panel green LED</td>
</tr>
<tr>
<td>3</td>
<td>HDA#</td>
<td>Out</td>
<td>Hard disk active LED</td>
<td>4</td>
<td>HDR_BLNK_YEL</td>
<td>Out</td>
<td>Front panel yellow LED</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>Ground</td>
<td></td>
<td>6</td>
<td>FPBUT_IN</td>
<td>In</td>
<td>Power switch</td>
</tr>
<tr>
<td>7</td>
<td>FP_RESET#</td>
<td>In</td>
<td>Reset switch</td>
<td>8</td>
<td>GND</td>
<td>Ground</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>+5 V</td>
<td>Out</td>
<td>IR Power</td>
<td>10</td>
<td>N/C</td>
<td>Ground</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>IRRX</td>
<td>In</td>
<td>IrDA serial input</td>
<td>12</td>
<td>GND</td>
<td>Ground</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>Ground</td>
<td></td>
<td>14</td>
<td>(pin removed)</td>
<td>Not connected</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>IRTX</td>
<td>Out</td>
<td>IrDA serial output</td>
<td>16</td>
<td>+5 V</td>
<td>Out</td>
<td>Power</td>
</tr>
</tbody>
</table>

2.8.3.1 Infrared Port Connector

Serial Port B can be configured to support an IrDA module connected to pins 9, 11, 13, and 15.

For information about                               Refer to
Infrared support                                   Section 1.7.2, page 26
Configuring serial port B for infrared applications Section 4.4.3, page 99

2.8.3.2 Reset Switch Connector

Pins 5 and 7 can be connected to a momentary SPST type switch that is normally open. When the switch is closed, the CC820 board resets and runs the POST.

2.8.3.3 Hard Drive Activity LED Connector

Pins 1 and 3 can be connected to an LED to provide a visual indicator that data is being read from or written to a hard drive. For the LED to function properly, an IDE drive must be connected to the onboard IDE interface. The LED will also show activity for devices connected to the SCSI hard drive activity LED connector.

For information about                               Refer to
The SCSI hard drive activity LED connector          Section 1.6.3.2, page 24
2.8.3.4 Power/Sleep/Message Waiting LED Connector

Pins 2 and 4 can be connected to a single- or dual-colored LED. Table 43 shows the possible states for a single-colored LED. Table 44 shows the possible states for a dual-colored LED.

Table 43. States for a Single-Colored Power LED

<table>
<thead>
<tr>
<th>LED State</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Off</td>
<td>Power off/sleeping</td>
</tr>
<tr>
<td>Steady Green</td>
<td>Running</td>
</tr>
<tr>
<td>Blinking Green</td>
<td>Running/message waiting</td>
</tr>
</tbody>
</table>

Table 44. States for a Dual-Colored Power LED

<table>
<thead>
<tr>
<th>LED State</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Off</td>
<td>Power off</td>
</tr>
<tr>
<td>Steady Green</td>
<td>Running</td>
</tr>
<tr>
<td>Blinking Green</td>
<td>Running/message waiting</td>
</tr>
<tr>
<td>Steady Yellow</td>
<td>Sleeping</td>
</tr>
<tr>
<td>Blinking Yellow</td>
<td>Sleeping/message waiting</td>
</tr>
</tbody>
</table>

NOTE

To use the message waiting function, ACPI must be enabled in the operating system and a message-capturing application must be invoked.

2.8.3.5 Power Switch Connector

Pins 6 and 8 can be connected to a front panel momentary-contact power switch. The switch must pull the SW_ON# pin to ground for at least 50 ms to signal the power supply to switch on or off. (The time requirement is due to internal debounce circuitry on the CC820 board.) At least two seconds must pass before the power supply will recognize another on/off signal.

2.8.3.6 Auxiliary Front Panel Power LED Connector

This connector duplicates the signals on pins 2 and 4 of the front panel connector.

Table 45. Auxiliary Front Panel Power LED Connector (J8J2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>In/Out</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>HDR_BLNK_GRN</td>
<td>Out</td>
<td>Front panel green LED</td>
</tr>
<tr>
<td>2</td>
<td>No connect</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>HDR_BLNK_YEL</td>
<td>Out</td>
<td>Front panel yellow LED</td>
</tr>
</tbody>
</table>
## 2.9 Jumper Block

⚠️ **CAUTION**

*Do not move any jumper with the power on. Always turn off the power and unplug the power cord from the computer before changing a jumper setting. Otherwise, damage to the CC820 board could occur.*

The CC820 board has one jumper block. Figure 15 shows the location of the CC820 board’s jumper block.

---

**Figure 15. Location of the Jumper Block**
This 3-pin jumper block determines the BIOS Setup program’s mode. Table 46 describes the jumper settings for the three modes: normal, configure, and recovery.

When the CC820 board jumper is set to configuration mode and the computer is powered-up, the BIOS compares the CPU version and the microcode version in the BIOS and reports if the two match.

Table 46. BIOS Setup Configuration Jumper Settings (J7B1)

<table>
<thead>
<tr>
<th>Function/Mode</th>
<th>Jumper Setting</th>
<th>Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normal</td>
<td>1-2</td>
<td>The BIOS uses current configuration information and passwords for booting.</td>
</tr>
<tr>
<td>Configure</td>
<td>2-3</td>
<td>After the POST runs, Setup runs automatically. The maintenance menu is displayed.</td>
</tr>
<tr>
<td>Recovery</td>
<td>None</td>
<td>The BIOS attempts to recover the BIOS configuration. A recovery diskette is required.</td>
</tr>
</tbody>
</table>

For information about

<table>
<thead>
<tr>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>How to access the BIOS Setup program</td>
</tr>
<tr>
<td>The maintenance menu of the BIOS Setup program</td>
</tr>
<tr>
<td>BIOS recovery</td>
</tr>
</tbody>
</table>
2.10 Mechanical Considerations

2.10.1 Form Factor

The CC820 board is designed to fit into an ATX-form-factor chassis. Figure 16 illustrates the mechanical form factor for the CC820 board. Dimensions are given in inches. The outer dimensions are 8.20 inches by 12.00 inches. Location of the I/O connectors and mounting holes are in compliance with the ATX specification (see Section 1.3).

![Figure 16. CC820 Board Dimensions](OM08903)
2.10.2 I/O Shield

The back panel I/O shield for the CC820 board must meet specific dimension and material requirements. Systems based on this CC820 board need the back panel I/O shield to pass certification testing. Figure 17 and Figure 18 show the critical dimensions of the chassis-dependent I/O shield for CC820 boards with and without audio. Dimensions are given in inches, to a tolerance of ±0.02 inches.

These figures also indicate the position of each cutout. Additional design considerations for I/O shields relative to chassis requirements are described in the ATX specification. See Section 1.3 for information about the ATX specification.

NOTE

An I/O shield compliant with the ATX chassis specification 2.01 is available from Intel.

Figure 17. I/O Shield Dimensions (for CC820 Boards with Audio Connectors)
Figure 18. I/O Shield Dimensions (for CC820 Boards without Audio Connectors)
2.11 Electrical Considerations

2.11.1 Power Consumption

Table 47 lists voltage and current measurements for a computer that contains the CC820 board and the following:

- 533 MHz Intel Pentium III processor with a 512 KB cache
- 128 MB SDRAM
- 3.5-inch diskette drive
- 1.6 GB IDE hard disk drive
- 32X IDE CD-ROM drive

This information is provided only as a guide for calculating approximate power usage with additional resources added.

Values for the Windows 98 desktop mode are measured at 640 x 480 x 256 colors and 60 Hz refresh rate. AC watts are measured with a typical 200 W power supply, nominal input voltage and frequency, with true RMS wattmeter at the line input.

![NOTE]

Actual system power consumption depends upon system configuration. The power supply should comply with the recommendations found in the ATX Form Factor Specification document (see Table 3 on page 16 for specification information).

<table>
<thead>
<tr>
<th>Mode</th>
<th>AC Power</th>
<th>DC Current at:</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>+3.3 V</td>
</tr>
<tr>
<td>Windows 98 APM full on</td>
<td>57.5 W</td>
<td>3.32 A</td>
</tr>
<tr>
<td>Windows 98 APM Suspend</td>
<td>31.3 W</td>
<td>3.5 A</td>
</tr>
<tr>
<td>Windows 98 ACPI S0</td>
<td>37.0 W</td>
<td>3.32 A</td>
</tr>
<tr>
<td>Windows 98 ACPI S1</td>
<td>30.7 W</td>
<td>3.5 A</td>
</tr>
<tr>
<td>Windows 98 ACPI S3</td>
<td>3.4 W</td>
<td>0.0 A</td>
</tr>
</tbody>
</table>

2.11.2 Add-in Board Considerations

The CC820 board is designed to provide 2 A (average) of +5 V current for each add-in board. The total +5 V current draw for add-in boards in a fully-loaded CC820 board (all seven expansion slots filled) must not exceed 14 A.
2.11.3 Standby Current Requirements

⚠️ CAUTION

If the standby current necessary to support multiple wake events from the PCI and/or USB buses exceeds power supply capacity, the CC820 board may lose register settings stored in memory, etc. Calculate the standby current requirements using the steps described below.

Power supplies used with this CC820 desktop board must be able to provide enough standby current to support the Instantly Available (ACPI S3 sleep state) configuration as outlined in Table 48 below.

Values are determined by specifications such as PCI 2.2. Actual measured values may vary.

To estimate the amount of standby current required for a particular system configuration, standby current requirements of all installed components must be added to determine the total standby current requirement. Refer to the descriptions in Table 48 and review the following steps.

1. Note the total CC820 desktop board standby current requirement.
2. Add to that the total PS/2 port standby current requirement if a wake-enabled device is connected.
3. Add, from the PCI 2.2 slots (wake enabled) row, the total number of wake-enabled devices installed (PCI and AGP) and multiply by the standby current requirement.
4. Add, from the PCI 2.2 slots (non-wake enabled) row, the total number of wake-enabled devices installed (PCI and AGP) and multiply by the standby current requirement.
5. Add all additional wake enabled devices’ and non-wake enabled devices’ standby current requirements as applicable.
6. Add all the required current totals from steps 1 through 5 to determine the total estimated standby current power supply requirement.

Table 48. Standby Current Requirements

<table>
<thead>
<tr>
<th>Instantly Available Current Support (Estimated for integrated board components)</th>
<th>Description</th>
<th>Standby Current Requirements (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Total for CC820 board</strong></td>
<td><strong>Instantly Available Stand-by Current Support</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PS/2 Ports*</td>
<td>345</td>
</tr>
<tr>
<td></td>
<td>PCI 2.2 slots (wake enabled)</td>
<td>375</td>
</tr>
<tr>
<td></td>
<td>PCI 2.2 slots (non-wake enabled)</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td>WOL header</td>
<td>225</td>
</tr>
<tr>
<td></td>
<td>AMR*</td>
<td>150</td>
</tr>
<tr>
<td></td>
<td>USB Ports*</td>
<td>607.5 (maximum for both ports)</td>
</tr>
</tbody>
</table>

* Dependent upon system configuration
NOTE

IBM PS/2 Port Specification (Sept 1991) states:
• 275 mA for keyboard
• 70 mA for the mouse (not wake-enable device)

PCI/AGP requirements are calculated by totaling the following:
• One wake-enabled device @ 375 mA, plus
• Five non wake-enabled devices @ 20 mA each, plus

USB requirements are calculated as:
• One wake-enabled device @ 500 mA
• USB hub @ 100 mA
• Three USB non wake-enabled devices connected @ 2.5 mA each

NOTE

Both USB ports are capable of providing up to 500 mA during normal G0/S0 operation. Only one USB port will support up to 500 mA of stand-by-current (wake enabled device) during G1/S3 suspended operation. The other port may provide up to 7.5 mA (three non-wake enabled devices) during G1/S3 suspended operation.

2.11.4 Fan Power Requirements

The CC820 Desktop Board is capable of supplying 174 mA per fan connector (maximum).

2.11.5 Power Supply Considerations

CAUTION

The 5-V standby line for the power supply must be capable of providing adequate +5 V standby current. Failure to do so can damage the power supply. The total amount of standby current required depends on the wake devices supported and manufacturing options. Refer to Section 2.11.3 on page 75 for additional information.

System integrators should refer to the power usage values listed in Table 47 when selecting a power supply for use with the CC820 board.

Measurements account only for current sourced by the CC820 board while running in idle modes of the started operating systems.

Additional power required will depend on configurations chosen by the integrator.

The power supply must comply with the following recommendations found in the indicated sections of the ATX form factor specification.
• The potential relation between 3.3 VDC and +5 VDC power rails (Section 4.2)
• The current capability of the +5 VSB line (Section 4.2.1.2)
• All timing parameters (Section 4.2.1.3)
• All voltage tolerances (Section 4.2.2)

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The ATX form factor specification</td>
<td>Section 1.3, page 16</td>
</tr>
</tbody>
</table>
2.12 Thermal Considerations

⚠️ CAUTION

An ambient temperature that exceeds the CC820 board’s maximum operating temperature by 5 °C to 10 °C could cause components to exceed their maximum case temperature and malfunction. For information about the maximum operating temperature, see the environmental specifications in Section 2.14.

⚠️ CAUTION

System integrators should ensure that proper airflow is maintained in the voltage regulator circuit. The voltage regulator area can reach a temperature of up to 85 °C in an open chassis (item A in Figure 19). Failure to do so may result in damage to the voltage regulator circuit.

Figure 19 shows the locations of the thermally sensitive components.

Figure 19. Thermally-sensitive Components

A Processor voltage regulator area
B Processor
C Intel 82820 MCH
D Intel® 82805 MTH
E Intel 82801AA ICH
F ES1373 digital controller (optional)
Table 49 provides maximum case temperatures for CC820 board components that are sensitive to thermal changes. Case temperatures could be affected by the operating temperature, current load, or operating frequency. Maximum case temperatures are important when considering proper airflow to cool the CC820 board.

### Table 49. Thermal Considerations for Components

<table>
<thead>
<tr>
<th>Processor Type</th>
<th>Processor / Host Bus Frequency</th>
<th>Maximum Processor Temperature</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pentium III processor</td>
<td>450 / 100 MHz</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>500 / 100 MHz</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>550 / 100 MHz</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>600 / 100 MHz</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>550E / 100 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>600E / 100 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>650 / 100 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>700 / 100 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>533B / 133 MHz</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>600B / 133 MHz</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>533EB / 133 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>600EB / 133 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>667 / 133 MHz</td>
<td>NA</td>
</tr>
<tr>
<td></td>
<td>733 / 133 MHz</td>
<td>NA</td>
</tr>
<tr>
<td>Pentium II processor</td>
<td>350 / 100 MHz</td>
<td>75° C (max thermal plate)</td>
</tr>
<tr>
<td></td>
<td>400 / 100 MHz</td>
<td>75° C (max thermal plate)</td>
</tr>
<tr>
<td></td>
<td>450 / 100 MHz</td>
<td>75° C (max thermal plate)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Component Type</th>
<th>Maximum Component Temperature</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel 82820 MCH</td>
<td>110 °C</td>
</tr>
<tr>
<td>Intel 82801AA ICH</td>
<td>100 °C</td>
</tr>
<tr>
<td>ES 1373</td>
<td>70 °C</td>
</tr>
</tbody>
</table>

### 2.13 Reliability

The mean time between failures (MTBF) prediction is calculated using component and subassembly random failure rates. The calculation is based on the Bellcore Reliability Prediction Procedure, TR-NWT-000332, Issue 4, September 1991. The MTBF prediction is used to estimate repair rates and spare parts requirements.

The Mean Time Between Failures (MTBF) data is calculated from predicted data at 55 °C.

CC820 board MTBF: 169013.13 hours
2.14 Environmental

Table 50 lists the environmental specifications for the CC820 board.

**Table 50. CC820 Desktop Board Environmental Specifications**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Temperature</strong></td>
<td></td>
</tr>
<tr>
<td>Non-Operating</td>
<td>-40 °C to +70 °C</td>
</tr>
<tr>
<td>Operating</td>
<td>0 °C to +55 °C</td>
</tr>
<tr>
<td><strong>Shock</strong></td>
<td></td>
</tr>
<tr>
<td>Unpackaged</td>
<td>30 g trapezoidal waveform</td>
</tr>
<tr>
<td></td>
<td>Velocity change of 170 inches/second</td>
</tr>
<tr>
<td>Packaged</td>
<td>Half sine 2 millisecond</td>
</tr>
<tr>
<td>Product Weight (pounds)</td>
<td>Free Fall (inches)</td>
</tr>
<tr>
<td>&lt;20</td>
<td>36</td>
</tr>
<tr>
<td>21-40</td>
<td>30</td>
</tr>
<tr>
<td>41-80</td>
<td>24</td>
</tr>
<tr>
<td>81-100</td>
<td>18</td>
</tr>
<tr>
<td><strong>Vibration</strong></td>
<td></td>
</tr>
<tr>
<td>Unpackaged</td>
<td>5 Hz to 20 Hz : 0.01 g² Hz sloping up to 0.02 g² Hz</td>
</tr>
<tr>
<td></td>
<td>20 Hz to 500 Hz : 0.02 g² Hz (flat)</td>
</tr>
<tr>
<td>Packaged</td>
<td>10 Hz to 40 Hz : 0.015 g² Hz (flat)</td>
</tr>
<tr>
<td></td>
<td>40 Hz to 500 Hz : 0.015 g² Hz sloping down to 0.00015 g² Hz</td>
</tr>
</tbody>
</table>
2.15 Regulatory Compliance

This section describes the CC820 board’s compliance with safety and EMC regulations.

2.15.1 Safety Regulations

Table 51 lists the safety regulations the CC820 board complies with when it is correctly installed in a compatible host system.

Table 51. Safety Regulations

<table>
<thead>
<tr>
<th>Regulation</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>EMKO-TSE (74-SEC) 207/94</td>
<td>Summary of Nordic deviations to EN 60950. (Norway, Sweden, Denmark, and Finland)</td>
</tr>
</tbody>
</table>

2.15.2 EMC Regulations

Table 52 lists the EMC regulations with which the CC820 board complies when it is correctly installed in a compatible host system.

Table 52. EMC Regulations

<table>
<thead>
<tr>
<th>Regulation</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCC Class B</td>
<td>Title 47 of the Code of Federal Regulations, Parts 2 and 15, Subpart B, pertaining to unintentional radiators. (USA)</td>
</tr>
<tr>
<td>VCCI Class B (ITE)</td>
<td>Implementation Regulations for Voluntary Control of Radio Interference by Data Processing Equipment and Electronic Office Machines. (Japan)</td>
</tr>
<tr>
<td>EN50082-1 (1992)</td>
<td>Generic Immunity Standard; currently compliance is determined via testing to IEC 801-2, -3, and -4. (Europe)</td>
</tr>
<tr>
<td>AS/NZ 3548</td>
<td>Australian Communications Authority (ACA), Standard for Electromagnetic Compatibility.</td>
</tr>
</tbody>
</table>
2.15.3 Certification Markings

This printed circuit assembly has the following markings related to product certification:

- UL Joint Recognition Mark: Consists of small c followed by a stylized backward UR and followed by a small US (Component side)
- Manufacturer’s recognition mark: Consists of a unique UL recognized manufacturer’s logo, along with a flammability rating (94V-0) (Solder side)
- UL File Number for CC820 boards: E139761 (Component side)
- PB Part Number: Intel bare circuit board part number (Solder side) PB743409-004
- Battery “+ Side Up” marking: located on the component side of the CC820 board in close proximity to the battery holder
- FCC Logo/Declaration: (Solder side)
- ACA (C-Tick) mark: Consists of a unique letter C, with a tick mark; followed by N-232. Located on the component side of the CC820 board and on the shipping container
- CE Mark: (Component side) The CE mark should also be on the shipping container
3  Overview of BIOS Features

What This Chapter Contains

3.1 Introduction ................................................................................................................ 83
3.2 BIOS Flash Memory Organization ............................................................................. 84
3.3 Resource Configuration ............................................................................................. 84
3.4 System Management BIOS (SMBIOS) ...................................................................... 86
3.5 BIOS Upgrades ......................................................................................................... 87
3.6 Recovering BIOS Data .............................................................................................. 88
3.7 Boot Options.............................................................................................................. 89
3.8 USB Legacy Support ................................................................................................. 90
3.9 BIOS Security Features ............................................................................................. 91

3.1 Introduction

The CC820 board uses an Intel/AMI BIOS, which is stored in flash memory and can be upgraded using a disk-based program. In addition to the BIOS, the flash memory contains the BIOS Setup program, POST, APM, the PCI auto-configuration utility, and Plug and Play support.

The CC820 board supports system BIOS shadowing, allowing the BIOS to execute from 64-bit onboard write-protected DRAM.

The BIOS displays a message during POST identifying the type of BIOS and a revision code. The initial production BIOS is identified as CC82010A.86A.

When the CC820 board jumper is set to configuration mode and the computer is powered-up, the BIOS compares the CPU version and the microcode version in the BIOS and reports if the two match.

For information about  

| The CC820 board’s compliance level with APM and Plug and Play | Refer to Section 1.3, page 16 |
3.2 BIOS Flash Memory Organization

The Intel 82802AB Firmware Hub (FWH) includes a 4 Mbit (512 KB) symmetrical flash memory device. Internally, the device is grouped into eight 64-KB blocks that are individually erasable, lockable, and unlockable. Figure 20 shows the organization of the flash memory.

The last two 8 KB blocks of the fault tolerance area are the parameter blocks. These blocks contain data such as BIOS updates, vital product data (VPD), logo, System Management BIOS (SMBIOS) interface, and extended system configuration data (ESCD) information. The backup block contains a copy of the fault tolerance block.

![Figure 20. Memory Map of the Flash Memory Device](image)

3.3 Resource Configuration

3.3.1 PCI Autoconfiguration

The BIOS can automatically configure PCI devices. PCI devices may be onboard or add-in cards. Autoconfiguration lets a user insert or remove PCI cards without having to configure the system. When a user turns on the system after adding a PCI card, the BIOS automatically configures interrupts, the I/O space, and other system resources. Any interrupts set to Available in Setup are considered to be available for use by the add-in card.

PCI interrupts are distributed to available ISA interrupts that have not been assigned to system resources. The assignment of PCI interrupts to ISA IRQs is non-deterministic. PCI devices can share an interrupt, but an ISA device cannot share an interrupt allocated to PCI or to another ISA device. Autoconfiguration information is stored in ESCD format.

For information about the versions of PCI and Plug and Play supported by the BIOS, see Section 1.3.
3.3.2 PCI IDE Support

If you select Auto in the BIOS Setup program, the BIOS automatically sets up the two PCI IDE connectors with independent I/O channel support. The IDE interface supports hard drives up to Ultra ATA/66 and recognizes any ATAPI devices, including CD-ROM drives, tape drives, and Ultra DMA drives (see Section 1.3 for the supported version of ATAPI). The BIOS determines the capabilities of each drive and configures them to optimize capacity and performance. To take advantage of the high capacities typically available today, hard drives are automatically configured for Logical Block Addressing (LBA) and to PIO Mode 3 or 4, depending on the capability of the drive. You can override the auto-configuration options by specifying manual configuration in the BIOS Setup program.

To use Ultra ATA-66 features the following items are required:

- An Ultra ATA-66 peripheral device
- An Ultra ATA-66 compatible cable
- Ultra ATA-66 operating system device drivers

**NOTE**

Ultra ATA-66 compatible cables are backward compatible with drives using slower IDE transfer protocols. If an Ultra ATA/66 disk drive and a disk drive using any other IDE transfer protocol are attached to the same cable, the maximum transfer rate between the drives is 33 MB/sec.

**NOTE**

Do not connect an ATA device as a slave on the same IDE cable as an ATAPI master device. For example, do not connect an ATA hard drive as a slave to an ATAPI CD-ROM drive.
3.4 System Management BIOS (SMBIOS)

SMBIOS is a Desktop Management Interface (DMI) compliant method for managing computers in a managed network.

The main component of SMBIOS is the management information format (MIF) database, which contains information about the computing system and its components. Using SMBIOS, a system administrator can obtain the system types, capabilities, operational status, and installation dates for system components. The MIF database defines the data and provides the method for accessing this information. The BIOS enables applications such as Intel® LANDesk® Client Manager to use SMBIOS. The BIOS stores and reports the following SMBIOS information:

- BIOS data, such as the BIOS revision level
- Fixed-system data, such as peripherals, serial numbers, and asset tags
- Resource data, such as memory size, cache size, and processor speed
- Dynamic data, such as event detection and error logging

Non-Plug and Play operating systems, such as Windows NT†, require an additional interface for obtaining the SMBIOS information. The BIOS supports an SMBIOS table interface for such operating systems. Using this support, an SMBIOS service-level application running on a non-Plug and Play operating system can obtain the SMBIOS information.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The CC820 board’s compliance level with SMBIOS</td>
<td>Section 1.3, page 16</td>
</tr>
</tbody>
</table>
3.5 BIOS Upgrades

A new version of the BIOS can be upgraded from a diskette using the Intel® Flash Memory Update utility that is available from Intel. This utility supports the following BIOS maintenance functions:

- Update the flash BIOS from a file on a diskette
- Verify that the upgrade BIOS matches the target system to prevent accidentally installing an incompatible BIOS
- BIOS boot block update

BIOS upgrades and the Intel Flash Memory Update Utility are available from Intel through the Intel World Wide Web site.

⚠️ NOTE

*Please review the instructions distributed with the upgrade utility before attempting a BIOS upgrade.*

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The Intel World Wide Web site</td>
<td>Section 1.2, page 16</td>
</tr>
</tbody>
</table>

3.5.1 Language Support

The BIOS Setup program and help messages can be supported in 32 languages. Five languages are available in the BIOS: US English, German, Italian, French, and Spanish. The default language is US English that is present unless another language is selected in the BIOS Setup program.

The BIOS includes extensions to support the Kanji character set and other non-ASCII character sets. Translations of other languages may become available at a later date.

3.5.2 Custom Splash Screen

During POST, an Intel splash screen is displayed by default. This splash screen can be replaced with a custom splash screen. A utility is available from Intel to assist with creating a custom splash screen. The custom splash screen can be programmed into the flash memory using the BIOS upgrade utility. Information about this capability is available on the Intel Support World Wide Web site. See Section 1.2 for more information about this site.
3.6 Recovering BIOS Data

Some types of failure can destroy the BIOS. For example, the data can be lost if a power outage occurs while the BIOS is being updated in flash memory. The BIOS can be recovered from a diskette using the BIOS recovery mode. When recovering the BIOS, be aware of the following:

- Because of the small amount of code available in the non-erasable boot block area, there is no video support. You can only monitor this procedure by listening to the speaker or looking at the diskette drive LED.
- The recovery process may take several minutes; larger BIOS flash memory devices require more time.
- Two beeps and the end of activity in the diskette drive indicate successful BIOS recovery.
- A series of continuous beeps indicates a failed BIOS recovery.

To create a BIOS recovery diskette, a bootable diskette must be created and the BIOS update files copied to it. BIOS upgrades and the Intel Flash Memory Upgrade utility are available from Intel Customer Support through the Intel World Wide Web site.

NOTE

If the computer is configured to boot from an LS-120 diskette (in the Setup program’s Removable Devices submenu), the BIOS recovery diskette must be a standard 1.44 MB diskette not a 120 MB diskette.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The BIOS recovery mode jumper settings</td>
<td>Table 46, page 12</td>
</tr>
<tr>
<td>The Boot menu in the BIOS Setup program</td>
<td>Section 4.7, page 108</td>
</tr>
<tr>
<td>Contacting Intel customer support</td>
<td>Section 1.2, page 16</td>
</tr>
</tbody>
</table>
3.7 Boot Options

In the BIOS Setup program, the user can choose to boot from a diskette drive, hard drives, CD-ROM, or the network. The default setting is for the diskette drive to be the first boot device, the hard drive second, and the ATAPI CD-ROM third. The fourth device is disabled.

3.7.1 CD-ROM and Network Boot

Booting from CD-ROM is supported in compliance to the El Torito bootable CD-ROM format specification. Under the Boot menu in the BIOS Setup program, ATAPI CD-ROM is listed as a boot device. Boot devices are defined in priority order. If the CD-ROM is selected as the boot device, it must be the first device with bootable media.

The network can be selected as a boot device. This selection allows booting from a network add-in card with a remote boot ROM installed.

<table>
<thead>
<tr>
<th>For information about</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td>The El Torito specification</td>
<td>Section 1.3, page 16</td>
</tr>
</tbody>
</table>

3.7.2 Booting Without Attached Devices

For use in embedded applications, the BIOS has been designed so that after passing the POST, the operating system loader is invoked even if the following devices are not present:

- Video adapter
- Keyboard
- Mouse
3.8 USB Legacy Support

USB legacy support enables USB devices such as keyboards, mice, and hubs to be used even when no operating system USB drivers are in place. USB legacy support is used in accessing the BIOS Setup program and installing an operating system that supports USB. By default, USB legacy support is set to Auto. The Auto setting enables USB legacy support if a supported USB device is connected to the USB port.

This sequence describes how USB legacy support operates in the Auto (default) mode.

1. When you power up the computer, USB legacy support is disabled.
2. POST begins.
3. USB legacy support is temporarily enabled by the BIOS. This allows you to use a USB keyboard to enter the BIOS Setup program or the maintenance mode.
4. POST completes and disables USB legacy support (unless it was set to Enabled or Auto while in the BIOS Setup program).
5. The operating system loads. While the operating system is loading, USB keyboards and mice are not recognized (unless USB legacy support was set to Enabled or Auto while in the BIOS Setup program). After the operating system loads the USB drivers, the USB devices are recognized by the operating system.

To install an operating system that supports USB, enable USB Legacy support or set it to Auto in the BIOS Setup program and follow the operating system’s installation instructions. Once the operating system is installed and the USB drivers have been configured, USB legacy support is no longer used. USB Legacy support can be left enabled or set to Auto in the BIOS Setup program if needed.

Notes on using USB legacy support:
- Do not use USB devices with an operating system that does not support USB. USB legacy is not intended to support the use of USB devices in a non-USB aware operating system.
- USB legacy support is for keyboards, mice, and hubs only. Other USB devices are not supported.
3.9 BIOS Security Features

The BIOS includes security features that restrict access to the BIOS Setup program and who can boot the computer. A supervisor password and a user password can be set for the BIOS Setup program and for booting the computer, with the following restrictions:

- The supervisor password gives unrestricted access to view and change all the Setup options in the BIOS Setup program. This is supervisor mode.

- The user password gives restricted access to view and change Setup options in the BIOS Setup program. This is user mode.

- If only the supervisor password is set, pressing the <Enter> key at the password prompt of the BIOS Setup program allows the user restricted access to Setup.

- If both the supervisor and user passwords are set, users can enter either the supervisor password or the user password to access Setup. Users have access to Setup respective to which password is entered.

- Setting the user password restricts who can boot the computer. The password prompt will be displayed before the computer is booted. If only the supervisor password is set, the computer boots without asking for a password. If both passwords are set, the user can enter either password to boot the computer.

Table 53 shows the effects of setting the supervisor password and user password. This table is for reference only and is not displayed on the screen.

Table 53. Supervisor and User Password Functions

<table>
<thead>
<tr>
<th>Password Set</th>
<th>Supervisor Mode</th>
<th>User Mode</th>
<th>Setup Options</th>
<th>Password to Enter Setup</th>
<th>Password During Boot</th>
</tr>
</thead>
<tbody>
<tr>
<td>Neither</td>
<td>Can change all options *</td>
<td>Can change all options *</td>
<td>None</td>
<td>None</td>
<td>None</td>
</tr>
<tr>
<td>Supervisor only</td>
<td>Can change all options</td>
<td>Can change a limited number of options</td>
<td>Supervisor Password</td>
<td>Supervisor</td>
<td>None</td>
</tr>
<tr>
<td>User only</td>
<td>N/A</td>
<td>Can change all options</td>
<td>Enter Password Clear User Password</td>
<td>User</td>
<td>User</td>
</tr>
<tr>
<td>Supervisor and user set</td>
<td>Can change all options</td>
<td>Can change a limited number of options</td>
<td>Supervisor Password Enter Password</td>
<td>Supervisor or user</td>
<td>Supervisor or user</td>
</tr>
</tbody>
</table>

* If no password is set, any user can change all Setup options.

For information about

<table>
<thead>
<tr>
<th>Setting user and supervisor passwords</th>
<th>Refer to</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Section 4.5, page 106</td>
</tr>
</tbody>
</table>
4 BIOS Setup Program

What This Chapter Contains

4.1 Introduction................................................................................................................ 93
4.2 Maintenance Menu .................................................................................................... 94
4.3 Main Menu................................................................................................................. 95
4.4 Advanced Menu......................................................................................................... 96
4.5 Security Menu.......................................................................................................... 106
4.6 Power Menu ............................................................................................................ 107
4.7 Boot Menu ............................................................................................................... 108
4.8 Exit Menu ................................................................................................................ 109

4.1 Introduction

The BIOS Setup program can be used to view and change the BIOS settings for the computer. The BIOS Setup program is accessed by pressing the <F2> key after the Power-On Self-Test (POST) memory test begins and before the operating system boot begins. The menu bar is shown below.

Table 54 lists the BIOS Setup program menu features.

Table 54. BIOS Setup Program Menu Bar

<table>
<thead>
<tr>
<th>Maintenance</th>
<th>Main</th>
<th>Advanced</th>
<th>Security</th>
<th>Power</th>
<th>Boot</th>
<th>Exit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clears passwords and enables extended configuration mode</td>
<td>Allocates resources for hardware components</td>
<td>Configures advanced features available through the chipset</td>
<td>Sets passwords and security features</td>
<td>Configures power management features</td>
<td>Selects boot options and power supply controls</td>
<td>Saves or discards changes to Setup program options</td>
</tr>
</tbody>
</table>

NOTE

In this chapter, all examples of the BIOS Setup Program menu bar include the maintenance menu; however, the maintenance menu is displayed only when the board is in configuration mode. Section 2.9 on page 69 tells how to put the board in configuration mode.
Table 55 lists the function keys available for menu screens.

**Table 55. BIOS Setup Program Function Keys**

<table>
<thead>
<tr>
<th>BIOS Setup Program Function Key</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;←&gt; or &lt;→&gt;</td>
<td>Selects a different menu screen (Moves the cursor left or right)</td>
</tr>
<tr>
<td>&lt;↑&gt; or &lt;↓&gt;</td>
<td>Selects an item (Moves the cursor up or down)</td>
</tr>
<tr>
<td>&lt;Tab&gt;</td>
<td>Selects a field (Not implemented)</td>
</tr>
<tr>
<td>&lt;Enter&gt;</td>
<td>Executes command or selects the submenu</td>
</tr>
<tr>
<td>&lt;F9&gt;</td>
<td>Load the default configuration values for the current menu</td>
</tr>
<tr>
<td>&lt;F10&gt;</td>
<td>Save the current values and exits the BIOS Setup program</td>
</tr>
<tr>
<td>&lt;Esc&gt;</td>
<td>Exits the menu</td>
</tr>
</tbody>
</table>

### 4.2 Maintenance Menu

The menu shown in Table 56 is for clearing Setup passwords and enabling extended configuration mode. Setup only displays this menu in configuration mode. See Section 2.9 on page 69 for configuration mode setting information.

**Table 56. Maintenance Menu**

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clear All Passwords</td>
<td>No options</td>
<td>Clears the user and administrative passwords</td>
</tr>
<tr>
<td>Extended Configuration</td>
<td>• Default (default) • User-Defined</td>
<td>User Defined allows setting system control and video memory cache mode. If selected here, will also display in the Advanced Menu as: “Extended Menu: Used.”</td>
</tr>
<tr>
<td>CPU Information</td>
<td>No options</td>
<td>Displays CPU Information.</td>
</tr>
<tr>
<td>CPU Stepping Signature</td>
<td>No options</td>
<td>Displays CPU’s Stepping Signature.</td>
</tr>
<tr>
<td>CPU Microcode Update Revision</td>
<td>No options</td>
<td>Displays CPU’s Microcode Update Revision.</td>
</tr>
</tbody>
</table>
4.2.1 Extended Configuration Submenu

The submenu represented by Table 57 is for setting video memory cache mode. This submenu becomes available when User Defined is selected under Extended Configuration.

Table 57. Extended Configuration Submenu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>System Control: Video Memory Cache Mode</td>
<td>• USWC</td>
<td>Selects Uncacheable Speculative Write-Combining (USWC) video memory cache mode. Full 32 byte contents of the Write Combining buffer are written to memory as required. Cache lookups are not performed. Both the video driver and the application must support Write Combining.</td>
</tr>
<tr>
<td></td>
<td>• UC (default)</td>
<td>Selects UnCachable (UC) video memory cache mode. This setting identifies the video memory range as uncachable by the processor. Memory writes are performed in program order. Cache lookups are not performed. Well suited for applications not supporting Write Combining.</td>
</tr>
</tbody>
</table>

4.3 Main Menu

Table 58 describes the Main Menu. This menu reports processor and memory information and is for configuring the system date and system time.

Table 58. Main Menu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BIOS Version</td>
<td>No options</td>
<td>Displays the version of the BIOS.</td>
</tr>
<tr>
<td>Processor Type</td>
<td>No options</td>
<td>Displays processor type.</td>
</tr>
<tr>
<td>Processor Speed</td>
<td>No options</td>
<td>Displays processor speed.</td>
</tr>
<tr>
<td>System Bus Frequency</td>
<td>No options</td>
<td>Displays the speed of the system Front Side Bus.</td>
</tr>
<tr>
<td>Cache RAM</td>
<td>No options</td>
<td>Displays the size of second-level cache and whether it is ECC-capable.</td>
</tr>
<tr>
<td>Total Memory</td>
<td>No options</td>
<td>Displays the total amount of RAM.</td>
</tr>
<tr>
<td>Processor Serial Number</td>
<td>• Disabled (default) • Enabled</td>
<td>Enables and disables the processor serial number.</td>
</tr>
<tr>
<td>System Time</td>
<td>Hour, minute, and second</td>
<td>Specifies the current time.</td>
</tr>
<tr>
<td>System Date</td>
<td>Day of week Month/day/year</td>
<td>Specifies the current date.</td>
</tr>
</tbody>
</table>
4.4 Advanced Menu

<table>
<thead>
<tr>
<th>Maintenance</th>
<th>Main</th>
<th>Advanced</th>
<th>Security</th>
<th>Power</th>
<th>Boot</th>
<th>Exit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>PCI Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Boot Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Peripheral Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDE Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Diskette Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Event Log Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Video Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 59 describes the Advanced Menu. This menu is used for setting advanced features that are available through the chipset.

### Table 59. Advanced Menu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Extended Configuration</td>
<td>Used</td>
<td>If <em>Used</em> is highlighted, <em>User-Defined</em> has been selected in Extended Configuration under the Maintenance Menu.</td>
</tr>
<tr>
<td></td>
<td>Not Used (default)</td>
<td></td>
</tr>
<tr>
<td>PCI Configuration</td>
<td>No options</td>
<td>Configures individual PCI slot’s IRQ priority. When selected, displays the PCI Configuration submenu.</td>
</tr>
<tr>
<td>Boot Settings Configuration</td>
<td>No options</td>
<td>Configures Plug and Play and the Numlock key, and resets configuration data. When selected, displays the Boot Configuration submenu.</td>
</tr>
<tr>
<td>Peripheral Configuration</td>
<td>No options</td>
<td>Configures peripheral ports and devices. When selected, displays the Peripheral Configuration submenu.</td>
</tr>
<tr>
<td>IDE Configuration</td>
<td>No options</td>
<td>Specifies type of connected IDE device.</td>
</tr>
<tr>
<td>Diskette Configuration</td>
<td>No options</td>
<td>When selected, displays the Floppy Options submenu.</td>
</tr>
<tr>
<td>Event Log Configuration</td>
<td>No options</td>
<td>Configures Event Logging. When selected, displays the Event Log Configuration submenu.</td>
</tr>
<tr>
<td>Video Configuration</td>
<td>No options</td>
<td>Configures video features. When selected, displays the Video Configuration submenu.</td>
</tr>
</tbody>
</table>
4.4.1 PCI Configuration Submenu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCI Slot 1 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority.</td>
</tr>
<tr>
<td>PCI Slot 2 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority.</td>
</tr>
<tr>
<td>PCI Slot 3 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority. IRQ Priority selections for PCI slots 3 and 5 are linked. Selections made to PCI Slot 3 IRQ Priority are repeated in PCI Slot 5 IRQ Priority.</td>
</tr>
<tr>
<td>PCI Slot 4 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority.</td>
</tr>
<tr>
<td>PCI Slot 5 IRQ Priority</td>
<td>• Whatever is selected in slot 3</td>
<td>No selections can be made to PCI Slot 5 IRQ Priority. Selections made to PCI Slot 3 repeat in PCI Slot 5.</td>
</tr>
</tbody>
</table>

The submenu represented by Table 61 is for configuring the IRQ priority of PCI slots individually.

Table 60. PCI Configuration Submenu

The submenu represented by Table 61 is for configuring the IRQ priority of PCI slots individually.

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCI Slot 1 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority.</td>
</tr>
<tr>
<td>PCI Slot 2 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority.</td>
</tr>
<tr>
<td>PCI Slot 3 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority. IRQ Priority selections for PCI slots 3 and 5 are linked. Selections made to PCI Slot 3 IRQ Priority are repeated in PCI Slot 5 IRQ Priority.</td>
</tr>
<tr>
<td>PCI Slot 4 IRQ Priority</td>
<td>• Auto (default) 9 10 11</td>
<td>Allows selection of IRQ priority.</td>
</tr>
<tr>
<td>PCI Slot 5 IRQ Priority</td>
<td>• Whatever is selected in slot 3</td>
<td>No selections can be made to PCI Slot 5 IRQ Priority. Selections made to PCI Slot 3 repeat in PCI Slot 5.</td>
</tr>
</tbody>
</table>
### 4.4.2 Boot Configuration Submenu

The submenu represented by Table 61 is for setting Plug and Play options, resetting configuration data, and the power-on state of the Numlock key.

**Table 61. Boot Configuration Submenu**

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Plug &amp; Play O/S</td>
<td>No (default)</td>
<td>Specifies if manual configuration is desired. No lets the BIOS configure all devices. This setting is appropriate when using a Plug and Play operating system. Yes lets the operating system configure Plug and Play devices not required to boot the system. This option is available for use during lab testing.</td>
</tr>
<tr>
<td>Reset Config Data</td>
<td>No (default)</td>
<td>No does not clear the PCI/PnP configuration data stored in flash memory on the next boot. Yes clears the PCI/PnP configuration data stored in flash memory on the next boot.</td>
</tr>
<tr>
<td>Numlock</td>
<td>Off</td>
<td>Specifies the power-on state of the Numlock feature on the numeric keypad of the keyboard.</td>
</tr>
<tr>
<td></td>
<td>On (default)</td>
<td></td>
</tr>
</tbody>
</table>
4.4.3 Peripheral Configuration Submenu

<table>
<thead>
<tr>
<th>Maintenance</th>
<th>Main</th>
<th>Advanced</th>
<th>Security</th>
<th>Power</th>
<th>Boot</th>
<th>Exit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>PCI Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Boot Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Peripheral Configuration</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDE Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Diskette Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Event Log Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Video Configuration</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The submenu represented in Table 62 is used for configuring computer peripherals.

### Table 62. Peripheral Configuration Submenu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
</table>
| Serial port A (Note: If Plug and Play OS is enabled in the Boot menu, serial port A will automatically be enabled.) | • Disabled  
• Enabled  
• **Auto (default)** | Configures serial port A.  
*Auto* assigns the first free COM port, normally COM1, the address 3F8h, and the interrupt IRQ4.  
An * (asterisk) displayed next to an address indicates a conflict with another device. |
| Base I/O address (Visible only if enabled selected in serial port A) | • **3F8 (default)**  
• 2F8  
• 3E8  
• 2E8 | Specifies the base I/O address for serial port A, if serial port A is Enabled. |
| Interrupt (Visible only if enabled selected in serial port A) | • **IRQ 3**  
• **IRQ 4 (default)** | Specifies the interrupt for serial port A, if serial port A is Enabled. |
| Serial port B | • Disabled  
• Enabled  
• **Auto (default)** | Configures serial port B.  
*Auto* assigns the first free COM port, normally COM2, the address 2F8h, and the interrupt IRQ3.  
An * (asterisk) displayed next to an address indicates a conflict with another device.  
If either serial port address is set, that address will not appear in the list of options for the other serial port. |
| Mode | • **Normal (default)**  
• IrDA SIR-A  
• ASK_IR | Specifies the mode for serial port B for normal (COM 2) or infrared applications. This option is not available if serial port B has been disabled. |
| Base I/O address (Visible only if enabled selected in serial port B) | • **3F8**  
• **2F8 (default)**  
• 3E8  
• 2E8 | Specifies the base I/O address for serial port B. |

continued
<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interrupt</td>
<td>• IRQ 3 (default)</td>
<td>Specifies the interrupt for Serial port B.</td>
</tr>
<tr>
<td>(Visible only if enabled is selected in serial port B)</td>
<td>• IRQ 4</td>
<td></td>
</tr>
<tr>
<td>Parallel port</td>
<td>• Disabled</td>
<td>Configures the parallel port.</td>
</tr>
<tr>
<td></td>
<td>• Enabled</td>
<td><em>Auto assigns LPT1 the address 378h and the interrupt IRQ7. An * (asterisk) displayed next to an address indicates a conflict with another device.</em></td>
</tr>
<tr>
<td></td>
<td>• Auto (default)</td>
<td></td>
</tr>
<tr>
<td>Mode</td>
<td>• Output Only</td>
<td>Selects the mode for the parallel port. Not available if the parallel port is disabled.</td>
</tr>
<tr>
<td></td>
<td>• Bi-directional (default)</td>
<td><em>Output Only operates in AT†-compatible mode.</em></td>
</tr>
<tr>
<td></td>
<td>• EPP</td>
<td><em>Bi-directional operates in PS/2-compatible mode.</em></td>
</tr>
<tr>
<td></td>
<td>• ECP</td>
<td><em>EPP is Extended Parallel Port mode, a high-speed bi-directional mode.</em></td>
</tr>
<tr>
<td></td>
<td></td>
<td><em>ECP is Enhanced Capabilities Port mode, a high-speed bi-directional mode.</em></td>
</tr>
<tr>
<td>Base I/O address</td>
<td>• 378 (default)</td>
<td>Specifies the base I/O address for the parallel port.</td>
</tr>
<tr>
<td>(Visible only if enabled is selected in parallel port)</td>
<td>• 278</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 228</td>
<td></td>
</tr>
<tr>
<td>Interrupt</td>
<td>• IRQ 5</td>
<td>Specifies the interrupt for the parallel port.</td>
</tr>
<tr>
<td>(Visible only if enabled is selected in parallel port)</td>
<td>• IRQ 7 (default)</td>
<td></td>
</tr>
<tr>
<td>DMA Channel</td>
<td>• 1</td>
<td>Specifies the DMA channel.</td>
</tr>
<tr>
<td>(Visible only if ECP mode is selected.)</td>
<td>• 3 (default)</td>
<td></td>
</tr>
<tr>
<td>Audio Device</td>
<td>• Disabled</td>
<td>Enables or disables the onboard audio subsystem.</td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Modem Device</td>
<td>• Disabled</td>
<td>Enables or disables the modem.</td>
</tr>
<tr>
<td>(Visible only if AMR device is installed.)</td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Legacy USB Support</td>
<td>• Disabled</td>
<td>Enables or disables USB legacy support. (See Section 3.8 on page 90 for more information.)</td>
</tr>
<tr>
<td></td>
<td>• Enabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Auto (default)</td>
<td></td>
</tr>
</tbody>
</table>
4.4.4 IDE Configuration Submenu

The menu represented in Table 63 is used to configure IDE device options.

Table 63. IDE Configuration Submenu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDE Controller</td>
<td>• Disabled</td>
<td>Specifies the integrated IDE controller.</td>
</tr>
<tr>
<td></td>
<td>• Primary</td>
<td>Primary enables only the primary IDE controller.</td>
</tr>
<tr>
<td></td>
<td>• Secondary</td>
<td>Secondary enables only the secondary IDE controller.</td>
</tr>
<tr>
<td></td>
<td>• Both (default)</td>
<td>Both enables both IDE controllers.</td>
</tr>
<tr>
<td>Hard Disk Pre-Delay</td>
<td>• Disabled (default)</td>
<td>Specifies the hard disk drive pre-delay.</td>
</tr>
<tr>
<td></td>
<td>• 3 Seconds</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 6 Seconds</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 9 Seconds</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 12 Seconds</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 15 Seconds</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 21 Seconds</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 30 Seconds</td>
<td></td>
</tr>
<tr>
<td>Primary IDE Master</td>
<td>No options</td>
<td>Reports type of connected IDE device. When selected,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>displays the Primary IDE Master submenu.</td>
</tr>
<tr>
<td>Primary IDE Slave</td>
<td>No options</td>
<td>Reports type of connected IDE device. When selected,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>displays the Primary IDE Slave submenu.</td>
</tr>
<tr>
<td>Secondary IDE Master</td>
<td>No options</td>
<td>Reports type of connected IDE device. When selected,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>displays the Secondary IDE Master submenu.</td>
</tr>
<tr>
<td>Secondary IDE Slave</td>
<td>No options</td>
<td>Reports type of connected IDE device. When selected,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>displays the Secondary IDE Slave submenu.</td>
</tr>
</tbody>
</table>
4.4.4.1 IDE Configuration Sub-Submenus

The sub-submenus represented in Table 64 are used to configure IDE devices.

Table 64. IDE Configuration Sub-Submenus

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Type</td>
<td>• None</td>
<td>Specifies the IDE configuration mode for IDE devices.</td>
</tr>
<tr>
<td></td>
<td>• User</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Auto (default)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• CD-ROM</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• ATAPI Removable</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Other ATAPI</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• IDE Removable</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• No options</td>
<td>Reports the maximum capacity for the hard disk, if the type is User or Auto.</td>
</tr>
<tr>
<td>Maximum Capacity</td>
<td>• Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td>Enables or disables LBA mode control.</td>
</tr>
<tr>
<td>LBA Mode Control</td>
<td>• Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Multi-Sector Transfers</td>
<td>Disabled</td>
<td>Specifies number of sectors per block for transfers from the hard disk drive to memory.</td>
</tr>
<tr>
<td></td>
<td>• 2 Sectors</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 4 Sectors</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 8 Sectors</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 16 Sectors (default)</td>
<td></td>
</tr>
<tr>
<td>PIO Mode</td>
<td>• Auto (default)</td>
<td>Specifies the PIO mode.</td>
</tr>
<tr>
<td></td>
<td>• 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 4</td>
<td></td>
</tr>
</tbody>
</table>

continued
Table 63. IDE Configuration Sub-Submenus (continued)

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transfer Mode</td>
<td>● Standard</td>
<td>Specifies the method for moving data to/from the drive.</td>
</tr>
<tr>
<td></td>
<td>● Fast PIO 1 (default)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Fast PIO 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Fast PIO 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Fast PIO 4</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● FPIO 3 / DMA 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● FPIO 4 / DMA 2</td>
<td></td>
</tr>
<tr>
<td>Ultra DMA</td>
<td>● Disabled (default)</td>
<td>Specifies the Ultra DMA mode for the drive.</td>
</tr>
<tr>
<td></td>
<td>● Mode 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Mode 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Mode 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Mode 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● Mode 4</td>
<td></td>
</tr>
</tbody>
</table>

4.4.5 Diskette Configuration Submenu

The submenu represented by Table 65 is used for configuring the diskette drive.

Table 65. Diskette Configuration Submenu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Diskette Controller</td>
<td>● Disabled</td>
<td>Enables or disables the integrated diskette controller.</td>
</tr>
<tr>
<td></td>
<td>● Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Floppy A</td>
<td>● Not Installed</td>
<td>Specifies the capacity and physical size of diskette drive A.</td>
</tr>
<tr>
<td></td>
<td>● 360 KB 5¼</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● 1.2 MB 5¼</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● 720 KB 3½</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● 1.44/1.25 MB 3½ (default)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>● 2.88 MB 3½</td>
<td></td>
</tr>
<tr>
<td>Diskette Write-Protect</td>
<td>● Disabled (default)</td>
<td>Enables or disables write-protect for the diskette drive.</td>
</tr>
<tr>
<td></td>
<td>● Enabled</td>
<td></td>
</tr>
</tbody>
</table>
4.4.6 Event Log Configuration Submenu

The submenu represented by Table 66 is used to configure the event logging features.

Table 66. Event Log Configuration Submenu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Event log</td>
<td>No options</td>
<td>Indicates if there is space available in the event log.</td>
</tr>
<tr>
<td>Event log validity</td>
<td>No options</td>
<td>Indicates if the contents of the event log are valid.</td>
</tr>
<tr>
<td>View event log</td>
<td>[Enter]</td>
<td>Displays the event log.</td>
</tr>
<tr>
<td>Clear all event logs</td>
<td>• No (default) • Yes</td>
<td>Clears the event log after rebooting.</td>
</tr>
<tr>
<td>Event Logging</td>
<td>• Disabled</td>
<td>Enables logging of events.</td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Mark events as read</td>
<td>[Enter]</td>
<td>Marks all events as read.</td>
</tr>
</tbody>
</table>
4.4.7 Video Configuration Submenu

The submenu represented in Table 67 is for configuring the video features.

**Table 67. Video Configuration Submenu**

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AGP Aperture Size</td>
<td>• 64 MB (default)</td>
<td>Specifies the AGP aperture size.</td>
</tr>
<tr>
<td></td>
<td>• 256 MB</td>
<td></td>
</tr>
<tr>
<td>Primary Video Adapter</td>
<td>• AGP (default)</td>
<td>Selects primary video adapter to be used during boot.</td>
</tr>
<tr>
<td></td>
<td>• PCI</td>
<td></td>
</tr>
</tbody>
</table>
## 4.5 Security Menu

The menu represented by Table 68 is for setting passwords and security features.

### Table 68. Security Menu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>If no password entered previously:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>User Password Is</td>
<td>No options</td>
<td>Reports if there is a user password set.</td>
</tr>
<tr>
<td>Supervisor Password Is</td>
<td>No options</td>
<td>Reports if there is a supervisor password set.</td>
</tr>
<tr>
<td>Set User Password</td>
<td>Password can be up to seven alphanumeric characters.</td>
<td>Specifies the user password.</td>
</tr>
<tr>
<td>Set Supervisor Password</td>
<td>Password can be up to seven alphanumeric characters.</td>
<td>Specifies the supervisor password.</td>
</tr>
<tr>
<td>If password entered previously:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Clear User Password</td>
<td>• Yes</td>
<td>Allows removal of a previously entered password.</td>
</tr>
<tr>
<td></td>
<td>• No</td>
<td></td>
</tr>
<tr>
<td>User Access Level</td>
<td>• Limited</td>
<td>Specifies user’s access privileges.</td>
</tr>
<tr>
<td></td>
<td>• No access</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• View Only</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Full (default)</td>
<td></td>
</tr>
<tr>
<td>Unattended Start</td>
<td>• Enabled</td>
<td>Enables or disables wake on LAN technology feature. Locks keyboard.</td>
</tr>
<tr>
<td></td>
<td>• Disabled (default)</td>
<td></td>
</tr>
</tbody>
</table>
## 4.6 Power Menu

The menu represented in Table 69 is for setting the power management features.

### Table 69. Power Menu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Management</td>
<td>• Disabled</td>
<td>Enables or disables the BIOS power management feature.</td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Inactivity Timer</td>
<td>• Off</td>
<td>Specifies the amount of time before the computer enters standby mode.</td>
</tr>
<tr>
<td></td>
<td>• 1 Minute</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 5 Minutes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 10 Minutes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 20 Minutes (default)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 30 Minutes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 60 Minutes</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• 120 Minutes</td>
<td></td>
</tr>
<tr>
<td>Hard Drive</td>
<td>• Disabled</td>
<td>Enables power management for hard disks during standby modes.</td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Video Power-Down</td>
<td>• Disabled</td>
<td>Specifies power management for video during standby modes.</td>
</tr>
<tr>
<td></td>
<td>• Standby</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Suspend (default)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Sleep</td>
<td></td>
</tr>
<tr>
<td>ACPI Suspend State</td>
<td>• S1 State (default)</td>
<td>Specifies the ACPI suspend state.</td>
</tr>
<tr>
<td></td>
<td>• S3 State</td>
<td></td>
</tr>
</tbody>
</table>
4.7 Boot Menu

The menu represented in Table 70 is used to set the boot features and the boot sequence.

Table 70. Boot Menu

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Quiet Boot</td>
<td>• Disabled</td>
<td>Disabled displays normal POST messages.</td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td>Enabled displays OEM graphic instead of POST messages.</td>
</tr>
<tr>
<td>Quick Boot</td>
<td>• Disabled</td>
<td>Enables the computer to boot without running certain POST tests.</td>
</tr>
<tr>
<td></td>
<td>• Enabled (default)</td>
<td></td>
</tr>
<tr>
<td>Scan User Flash Area</td>
<td>• Disabled (default)</td>
<td>Enables the BIOS to scan the flash memory for user binary files that are executed at boot time.</td>
</tr>
<tr>
<td></td>
<td>• Enabled</td>
<td></td>
</tr>
<tr>
<td>After Power Failure</td>
<td>• Stays Off</td>
<td>Specifies the mode of operation if an AC power loss occurs.</td>
</tr>
<tr>
<td></td>
<td>• Last State (default)</td>
<td>Power-On restores power to the computer.</td>
</tr>
<tr>
<td></td>
<td>• Power-On</td>
<td>Stay-Off keeps the power off until the power button is pressed.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Last State restores the previous power state before power loss occurred.</td>
</tr>
<tr>
<td>On Modem Ring</td>
<td>• Stay-Off (default)</td>
<td>In APM mode only, specifies how the computer responds to an incoming call on an installed modem when the power is off.</td>
</tr>
<tr>
<td>1st Boot Device</td>
<td>• Floppy</td>
<td>Specifies the boot sequence from the available devices. To specify boot sequence:</td>
</tr>
<tr>
<td>2nd Boot Device</td>
<td>• ARMD-FDD (Note 1)</td>
<td>1. Select the boot device with ↑ or ↓.</td>
</tr>
<tr>
<td>3rd Boot Device</td>
<td>• ARMD-HDD (Note 2)</td>
<td>2. Press &lt;Enter&gt; to set the selection as the intended boot device.</td>
</tr>
<tr>
<td>4th Boot Device</td>
<td>• IDE-HDD (Note 3)</td>
<td>The operating system assigns a drive letter to each boot device in the order listed. Changing the order of the devices changes the drive lettering.</td>
</tr>
<tr>
<td>(This list varies in length with the number of devices selected up to 8.)</td>
<td>• ATAPI CDROM</td>
<td>Not all of the devices in this list are available as second, third, and fourth boot devices. The default settings for the first through fourth boot devices are, respectively:</td>
</tr>
<tr>
<td></td>
<td>• Disabled</td>
<td>• Floppy</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 1st IDE-HDD</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• ATAPI CDROM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Disabled</td>
</tr>
<tr>
<td>IDE Drive Configuration</td>
<td>No Options</td>
<td>Configures IDE drives. When selected, displays the IDE Drive Configuration submenu.</td>
</tr>
</tbody>
</table>

Notes:
1. ARMD-FDD = ATAPI removable device - floppy disk drive
2. ARMD-HDD = ATAPI removable device - hard disk drive
3. HDD = Hard Disk Drive
4.7.1 IDE Drive Configuration Submenu

The submenu represented in Table 71 is used to set the order in which the IDE drives boot. Changing the boot-order of a given drive causes the boot-order for the other drives to change automatically to accommodate your selection.

**Table 71. IDE Drive Configuration Submenu**

<table>
<thead>
<tr>
<th>Feature</th>
<th>Options</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Primary Master IDE</td>
<td>1&lt;sup&gt;st&lt;/sup&gt; IDE (default) 1 through 4</td>
<td>Allows you to select the order in which the Primary Master IDE drive boots.</td>
</tr>
<tr>
<td>Primary Slave IDE</td>
<td>2&lt;sup&gt;nd&lt;/sup&gt; IDE (default) 1 through 4</td>
<td>Allows you to select the order in which the Primary Slave IDE drive boots.</td>
</tr>
<tr>
<td>Secondary Master IDE</td>
<td>3&lt;sup&gt;rd&lt;/sup&gt; IDE (default) 1 through 4</td>
<td>Allows you to select the order in which the Secondary Master IDE drive boots.</td>
</tr>
<tr>
<td>Secondary Slave IDE</td>
<td>4&lt;sup&gt;th&lt;/sup&gt; IDE (default) 1 through 4</td>
<td>Allows you to select the order in which the Secondary Slave IDE drive boots.</td>
</tr>
</tbody>
</table>

4.8 Exit Menu

The menu represented in Table 72 is for exiting the BIOS Setup program, saving changes, and loading and saving defaults.

**Table 72. Exit Menu**

<table>
<thead>
<tr>
<th>Feature</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Exit Saving Changes</td>
<td>Exits and saves the changes in CMOS SRAM.</td>
</tr>
<tr>
<td>Exit Discarding Changes</td>
<td>Exits without saving any changes made in the BIOS Setup program.</td>
</tr>
<tr>
<td>Load Setup Defaults</td>
<td>Loads the factory default values for all the Setup options.</td>
</tr>
<tr>
<td>Load Custom Defaults</td>
<td>Loads the custom defaults for Setup options.</td>
</tr>
<tr>
<td>Save Custom Defaults</td>
<td>Saves the current values as custom defaults. Normally, the BIOS reads the Setup values from flash memory. If this memory is corrupted, the BIOS reads the custom defaults. If no custom defaults are set, the BIOS reads the factory defaults.</td>
</tr>
<tr>
<td>Discard Changes</td>
<td>Discards changes without exiting Setup. The option values present when the computer was turned on are used.</td>
</tr>
</tbody>
</table>
5 Error Messages and Beep Codes

What This Chapter Contains

5.1 BIOS Error Messages.............................................................................................. 111
5.2 Port 80h POST Codes ............................................................................................. 113
5.3 Bus Initialization Checkpoints .................................................................................. 117
5.4 Speaker ................................................................................................................... 118
5.5 BIOS Beep Codes ................................................................................................... 118
5.6 Enhanced Diagnostics ............................................................................................. 120

5.1 BIOS Error Messages

Table 73 lists the error messages and provides a brief description of each.

Table 73. BIOS Error Messages

<table>
<thead>
<tr>
<th>Error Message</th>
<th>Explanation</th>
</tr>
</thead>
<tbody>
<tr>
<td>GA20 Error</td>
<td>An error occurred with Gate A20 when switching to protected mode during the memory test.</td>
</tr>
<tr>
<td>Pri Master HDD Error</td>
<td>Could not read sector from corresponding drive.</td>
</tr>
<tr>
<td>Pri Slave HDD Error</td>
<td></td>
</tr>
<tr>
<td>Sec Master HDD Error</td>
<td></td>
</tr>
<tr>
<td>Sec Slave HDD Error</td>
<td></td>
</tr>
<tr>
<td>Pri Master Drive - ATAPI Incompatible</td>
<td>Corresponding drive is not an ATAPI device. Run Setup to make sure device is selected correctly.</td>
</tr>
<tr>
<td>Pri Slave Drive - ATAPI Incompatible</td>
<td></td>
</tr>
<tr>
<td>Sec Master Drive - ATAPI Incompatible</td>
<td></td>
</tr>
<tr>
<td>Sec Slave Drive - ATAPI Incompatible</td>
<td></td>
</tr>
<tr>
<td>A: Drive Error</td>
<td>No response from diskette drive.</td>
</tr>
<tr>
<td>Cache Memory Bad</td>
<td>An error occurred when testing L2 cache. Cache memory may be bad.</td>
</tr>
<tr>
<td>CMOS Battery Low</td>
<td>The battery may be losing power. Replace the battery soon.</td>
</tr>
<tr>
<td>CMOS Display Type Wrong</td>
<td>The display type is different than what has been stored in CMOS. Check Setup to make sure type is correct.</td>
</tr>
<tr>
<td>CMOS Checksum Bad</td>
<td>The CMOS checksum is incorrect. CMOS memory may have been corrupted. Run Setup to reset values.</td>
</tr>
<tr>
<td>CMOS Settings Wrong</td>
<td>CMOS values are not the same as the last boot. These values have either been corrupted or the battery has failed.</td>
</tr>
<tr>
<td>CMOS Date/Time Not Set</td>
<td>The time and/or date values stored in CMOS are invalid. Run Setup to set correct values.</td>
</tr>
<tr>
<td>DMA Error</td>
<td>Error during read/write test of DMA controller.</td>
</tr>
<tr>
<td>FDC Failure</td>
<td>Error occurred trying to access diskette drive controller.</td>
</tr>
<tr>
<td>HDC Failure</td>
<td>Error occurred trying to access hard disk controller.</td>
</tr>
</tbody>
</table>

continued
Table 73. BIOS Error Messages (continued)

<table>
<thead>
<tr>
<th>Error Message</th>
<th>Explanation</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Checking NVRAM.....</td>
<td>NVRAM is being checked to see if it is valid.</td>
<td></td>
</tr>
<tr>
<td>Update OK!</td>
<td>NVRAM was invalid and has been updated.</td>
<td></td>
</tr>
<tr>
<td>Updated Failed</td>
<td>NVRAM was invalid but was unable to be updated.</td>
<td></td>
</tr>
<tr>
<td>Keyboard Error</td>
<td>Error in the keyboard connection. Make sure keyboard is connected properly.</td>
<td></td>
</tr>
<tr>
<td>KB/Interface Error</td>
<td>Keyboard interface test failed.</td>
<td></td>
</tr>
<tr>
<td>Memory Size Decreased</td>
<td>Memory size has decreased since the last boot. If no memory was removed then memory may be bad.</td>
<td></td>
</tr>
<tr>
<td>Memory Size Increased</td>
<td>Memory size has increased since the last boot. If no memory was added there may be a problem with the system.</td>
<td></td>
</tr>
<tr>
<td>Memory Size Changed</td>
<td>Memory size has changed since the last boot. If no memory was added or removed then memory may be bad.</td>
<td></td>
</tr>
<tr>
<td>No Boot Device Available</td>
<td>System did not find a device to boot.</td>
<td></td>
</tr>
<tr>
<td>Off Board Parity Error</td>
<td>A parity error occurred on an off-board card. This error is followed by an address.</td>
<td></td>
</tr>
<tr>
<td>On Board Parity Error</td>
<td>A parity error occurred in onboard memory. This error is followed by an address.</td>
<td></td>
</tr>
<tr>
<td>Parity Error</td>
<td>A parity error occurred in onboard memory at an unknown address.</td>
<td></td>
</tr>
<tr>
<td>NVRAM / CMOS / PASSWORD cleared by Jumper</td>
<td>NVRAM, CMOS, and passwords have been cleared. The system should be powered down and the jumper removed.</td>
<td></td>
</tr>
<tr>
<td>&lt;CTRL_N&gt; Pressed</td>
<td>CMOS is ignored and NVRAM is cleared. User must enter Setup.</td>
<td></td>
</tr>
</tbody>
</table>
5.2 Port 80h POST Codes

During the POST, the BIOS generates diagnostic progress codes (POST-codes) to I/O port 80h. If the POST fails, execution stops and the last POST code generated is left at port 80h. This code is useful for determining the point where an error occurred.

Displaying the POST-codes requires an add-in card, often called a POST card (PCI not ISA). The POST card can decode the port and display the contents on a medium such as a seven-segment display.

The tables below offer descriptions of the POST codes generated by the BIOS. Table 74 defines the Uncompressed INIT Code Checkpoints, Table 75 describes the Boot Block Recovery Code Checkpoints, and Table 76 lists the Runtime Code Uncompressed in F000 Shadow RAM. Some codes are repeated in the tables because that code applies to more than one operation.

Table 74. Uncompressed INIT Code Checkpoints

<table>
<thead>
<tr>
<th>Code</th>
<th>Description of POST Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>D0</td>
<td>NMI is Disabled. Onboard KBC, RTC enabled (if present). Init code Checksum verification starting.</td>
</tr>
<tr>
<td>D1</td>
<td>Keyboard controller BAT test, CPU ID saved, and going to 4 GB flat mode.</td>
</tr>
<tr>
<td>D3</td>
<td>Do necessary chipset initialization, start memory refresh, and do memory sizing.</td>
</tr>
<tr>
<td>D4</td>
<td>Verify base memory.</td>
</tr>
<tr>
<td>D5</td>
<td>Init code to be copied to segment 0 and control to be transferred to segment 0.</td>
</tr>
<tr>
<td>D6</td>
<td>Control is in segment 0. To check recovery mode and verify main BIOS checksum. If either it is recovery mode or main BIOS checksum is bad, go to check point E0 for recovery else go to check point D7 for giving control to main BIOS.</td>
</tr>
<tr>
<td>D7</td>
<td>Find Main BIOS module in ROM image.</td>
</tr>
<tr>
<td>D8</td>
<td>Uncompress the main BIOS module.</td>
</tr>
<tr>
<td>D9</td>
<td>Copy main BIOS image to F000 shadow RAM and give control to main BIOS in F000 shadow RAM.</td>
</tr>
</tbody>
</table>

Table 75. Boot Block Recovery Code Checkpoints

<table>
<thead>
<tr>
<th>Code</th>
<th>Description of POST Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>E0</td>
<td>Onboard Floppy Controller (if any) is initialized. Compressed recovery code is uncompressed in F000:0000 in Shadow RAM and give control to recovery code in F000 Shadow RAM. Initialize interrupt vector tables, initialize system timer, initialize DMA controller and interrupt controller.</td>
</tr>
<tr>
<td>E8</td>
<td>Initialize extra (Intel Recovery) Module.</td>
</tr>
<tr>
<td>E9</td>
<td>Initialize floppy drive.</td>
</tr>
<tr>
<td>EA</td>
<td>Try to boot from floppy. If reading of boot sector is successful, give control to boot sector code.</td>
</tr>
<tr>
<td>EB</td>
<td>Booting from floppy failed, look for ATAPI (LS120, Zip) devices.</td>
</tr>
<tr>
<td>EC</td>
<td>Try to boot from ATAPI. If reading of boot sector is successful, give control to boot sector code.</td>
</tr>
<tr>
<td>EF</td>
<td>Booting from floppy and ATAPI device failed. Give two beeps. Retry the booting procedure again (go to check point E9).</td>
</tr>
</tbody>
</table>
Table 76. Runtime Code Uncompressed in F000 Shadow RAM

<table>
<thead>
<tr>
<th>Code</th>
<th>Description of POST Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>03</td>
<td>NMI is Disabled. To check soft reset/power-on.</td>
</tr>
<tr>
<td>05</td>
<td>BIOS stack set. Going to disable cache if any.</td>
</tr>
<tr>
<td>06</td>
<td>POST code to be uncompressed.</td>
</tr>
<tr>
<td>07</td>
<td>CPU init and CPU data area init to be done.</td>
</tr>
<tr>
<td>08</td>
<td>CMOS checksum calculation to be done next.</td>
</tr>
<tr>
<td>0B</td>
<td>Any initialization before keyboard BAT to be done next.</td>
</tr>
<tr>
<td>0C</td>
<td>KB controller I/B free. To issue the BAT command to keyboard controller.</td>
</tr>
<tr>
<td>0E</td>
<td>Any initialization after KB controller BAT to be done next.</td>
</tr>
<tr>
<td>0F</td>
<td>Keyboard command byte to be written.</td>
</tr>
<tr>
<td>10</td>
<td>Going to issue Pin-23,24 blocking/unblocking command.</td>
</tr>
<tr>
<td>11</td>
<td>Going to check pressing of &lt;INS&gt;, &lt;END&gt; key during power-on.</td>
</tr>
<tr>
<td>12</td>
<td>To init CMOS if &quot;Init CMOS in every boot&quot; is set or &lt;END&gt; key is pressed. Going to disable DMA and Interrupt controllers.</td>
</tr>
<tr>
<td>13</td>
<td>Video display is disabled and port-B is initialized. Chipset init about to begin.</td>
</tr>
<tr>
<td>14</td>
<td>8254 timer test about to start.</td>
</tr>
<tr>
<td>19</td>
<td>About to start memory refresh test.</td>
</tr>
<tr>
<td>1A</td>
<td>Memory Refresh line is toggling. Going to check 15 µs ON/OFF time.</td>
</tr>
<tr>
<td>23</td>
<td>To read 8042 input port and disable Megakey GreenPC feature. Make BIOS code segment writeable.</td>
</tr>
<tr>
<td>24</td>
<td>To do any setup before Int vector init.</td>
</tr>
<tr>
<td>25</td>
<td>Interrupt vector initialization to begin. To clear password if necessary.</td>
</tr>
<tr>
<td>27</td>
<td>Any initialization before setting video mode to be done.</td>
</tr>
<tr>
<td>28</td>
<td>Going for monochrome mode and color mode setting.</td>
</tr>
<tr>
<td>2A</td>
<td>Different buses init (system, static, output devices) to start if present. (See Section 5.3 for details of different buses.)</td>
</tr>
<tr>
<td>2B</td>
<td>To give control for any setup required before optional video ROM check.</td>
</tr>
<tr>
<td>2C</td>
<td>To look for optional video ROM and give control.</td>
</tr>
<tr>
<td>2D</td>
<td>To give control to do any processing after video ROM returns control.</td>
</tr>
<tr>
<td>2E</td>
<td>If EGA/VGA not found then do display memory R/W test.</td>
</tr>
<tr>
<td>2F</td>
<td>EGA/VGA not found. Display memory R/W test about to begin.</td>
</tr>
<tr>
<td>30</td>
<td>Display memory R/W test passed. About to look for the retrace checking.</td>
</tr>
<tr>
<td>31</td>
<td>Display memory R/W test or retrace checking failed. To do alternate Display memory R/W test.</td>
</tr>
<tr>
<td>32</td>
<td>Alternate Display memory R/W test passed. To look for the alternate display retrace checking.</td>
</tr>
<tr>
<td>34</td>
<td>Video display checking over. Display mode to be set next.</td>
</tr>
<tr>
<td>37</td>
<td>Display mode set. Going to display the power-on message.</td>
</tr>
<tr>
<td>38</td>
<td>Different buses init (input, IPL, general devices) to start if present. (See Section 5.3 for details of different buses.)</td>
</tr>
<tr>
<td>39</td>
<td>Display different buses initialization error messages. (See Section 5.3 for details of different buses.)</td>
</tr>
<tr>
<td>3A</td>
<td>New cursor position read and saved. To display the Hit &lt;DEL&gt; message.</td>
</tr>
</tbody>
</table>

continued
<table>
<thead>
<tr>
<th>Code</th>
<th>Description of POST Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>To prepare the descriptor tables.</td>
</tr>
<tr>
<td>42</td>
<td>To enter in virtual mode for memory test.</td>
</tr>
<tr>
<td>43</td>
<td>To enable interrupts for diagnostics mode.</td>
</tr>
<tr>
<td>44</td>
<td>To initialize data to check memory wrap around at 0:0.</td>
</tr>
<tr>
<td>45</td>
<td>Data initialized. Going to check for memory wrap around at 0:0 and finding the total system memory size.</td>
</tr>
<tr>
<td>46</td>
<td>Memory wrap around test done. Memory size calculation over. About to go for writing patterns to test memory.</td>
</tr>
<tr>
<td>47</td>
<td>Pattern to be tested written in extended memory. Going to write patterns in base 640k memory.</td>
</tr>
<tr>
<td>48</td>
<td>Patterns written in base memory. Going to find out amount of memory below 1M memory.</td>
</tr>
<tr>
<td>49</td>
<td>Amount of memory below 1M found and verified. Going to find out amount of memory above 1M memory.</td>
</tr>
<tr>
<td>4B</td>
<td>Amount of memory above 1M found and verified. Check for soft reset and going to clear memory below 1M for soft reset. (If power on, go to check point # 4Eh).</td>
</tr>
<tr>
<td>4C</td>
<td>Memory below 1M cleared. (SOFT RESET) Going to clear memory above 1M.</td>
</tr>
<tr>
<td>4D</td>
<td>Memory above 1M cleared. (SOFT RESET) Going to save the memory size. (Go to check point # 52h).</td>
</tr>
<tr>
<td>4E</td>
<td>Memory test started. (NOT SOFT RESET) About to display the first 64k memory size.</td>
</tr>
<tr>
<td>4F</td>
<td>Memory size display started. This will be updated during memory test. Going for sequential and random memory test.</td>
</tr>
<tr>
<td>50</td>
<td>Memory testing/initialization below 1M complete. Going to adjust displayed memory size for relocation/shadow.</td>
</tr>
<tr>
<td>51</td>
<td>Memory size display adjusted due to relocation/shadow. Memory test above 1M to follow.</td>
</tr>
<tr>
<td>52</td>
<td>Memory testing/initialization above 1M complete. Going to save memory size information.</td>
</tr>
<tr>
<td>53</td>
<td>Memory size information is saved. CPU registers are saved. Going to enter in real mode.</td>
</tr>
<tr>
<td>54</td>
<td>Shutdown successful. CPU in real mode. Going to disable gate A20 line and disable parity/NMI.</td>
</tr>
<tr>
<td>57</td>
<td>A20 address line, parity/NMI disable successful. Going to adjust memory size depending on relocation/shadow.</td>
</tr>
<tr>
<td>58</td>
<td>Memory size adjusted for relocation/shadow. Going to clear Hit &lt;DEL&gt; message.</td>
</tr>
<tr>
<td>59</td>
<td>Hit &lt;DEL&gt; message cleared. &lt;WAIT...&gt; message displayed. About to start DMA and interrupt controller test.</td>
</tr>
<tr>
<td>60</td>
<td>DMA page register test passed. To do DMA#1 base register test.</td>
</tr>
<tr>
<td>62</td>
<td>DMA#1 base register test passed. To do DMA#2 base register test.</td>
</tr>
<tr>
<td>65</td>
<td>DMA#2 base register test passed. To program DMA unit 1 and 2.</td>
</tr>
<tr>
<td>66</td>
<td>DMA unit 1 and 2 programming over. To initialize 8259 interrupt controller.</td>
</tr>
<tr>
<td>7F</td>
<td>Extended NMI sources enabling is in progress.</td>
</tr>
<tr>
<td>80</td>
<td>Keyboard test started. Clearing output buffer, checking for stuck key, to issue keyboard reset command.</td>
</tr>
<tr>
<td>81</td>
<td>Keyboard reset error/stuck key found. To issue keyboard controller interface test command.</td>
</tr>
<tr>
<td>82</td>
<td>Keyboard controller interface test over. To write command byte and init circular buffer.</td>
</tr>
<tr>
<td>83</td>
<td>Command byte written, global data init done. To check for lock-key.</td>
</tr>
</tbody>
</table>

continued
Table 76. Runtime Code Uncompressed in F000 Shadow RAM (continued)

<table>
<thead>
<tr>
<th>Code</th>
<th>Description of POST Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>84</td>
<td>Lock-key checking over. To check for memory size mismatch with CMOS.</td>
</tr>
<tr>
<td>85</td>
<td>Memory size check done. To display soft error and check for password or bypass setup.</td>
</tr>
<tr>
<td>86</td>
<td>Password checked. About to do programming before setup.</td>
</tr>
<tr>
<td>87</td>
<td>Programming before setup complete. To uncompress SETUP code and execute CMOS setup.</td>
</tr>
<tr>
<td>88</td>
<td>Returned from CMOS setup program and screen is cleared. About to do programming after setup.</td>
</tr>
<tr>
<td>89</td>
<td>Programming after setup complete. Going to display power-on screen message.</td>
</tr>
<tr>
<td>8B</td>
<td>First screen message displayed. &lt;WAIT...&gt; message displayed. PS/2 Mouse check and extended BIOS data area allocation to be done.</td>
</tr>
<tr>
<td>8C</td>
<td>Setup options programming after CMOS setup about to start.</td>
</tr>
<tr>
<td>8D</td>
<td>Going for hard disk controller reset.</td>
</tr>
<tr>
<td>8F</td>
<td>Hard disk controller reset done. Floppy setup to be done next.</td>
</tr>
<tr>
<td>91</td>
<td>Floppy setup complete. Hard disk setup to be done next.</td>
</tr>
<tr>
<td>95</td>
<td>Init of different buses optional ROMs from C800 to start. (See Section 5.3 for details of different buses.)</td>
</tr>
<tr>
<td>96</td>
<td>Going to do any init before C800 optional ROM control.</td>
</tr>
<tr>
<td>97</td>
<td>Any init before C800 optional ROM control is over. Optional ROM check and control will be done next.</td>
</tr>
<tr>
<td>98</td>
<td>Optional ROM control is done. About to give control to do any required processing after optional ROM returns control and enable external cache.</td>
</tr>
<tr>
<td>99</td>
<td>Any initialization required after optional ROM test over. Going to setup timer data area and printer base address.</td>
</tr>
<tr>
<td>9A</td>
<td>Return after setting timer and printer base address. Going to set the RS-232 base address.</td>
</tr>
<tr>
<td>9B</td>
<td>Returned after RS-232 base address. Going to do any initialization before Coprocessor test.</td>
</tr>
<tr>
<td>9C</td>
<td>Required initialization before Coprocessor is over. Going to initialize the Coprocessor next.</td>
</tr>
<tr>
<td>9D</td>
<td>Coprocessor initialized. Going to do any initialization after Coprocessor test.</td>
</tr>
<tr>
<td>9E</td>
<td>Initialization after Coprocessor test is complete. Going to check extended keyboard, keyboard ID and num-lock.</td>
</tr>
<tr>
<td>A2</td>
<td>Going to display any soft errors.</td>
</tr>
<tr>
<td>A3</td>
<td>Soft error display complete. Going to set keyboard typematic rate.</td>
</tr>
<tr>
<td>A4</td>
<td>Keyboard typematic rate set. To program memory wait states.</td>
</tr>
<tr>
<td>A5</td>
<td>Going to enable parity/NMI.</td>
</tr>
<tr>
<td>A7</td>
<td>NMI and parity enabled. Going to do any initialization required before giving control to optional ROM at E000.</td>
</tr>
<tr>
<td>A8</td>
<td>Initialization before E000 ROM control over. E000 ROM to get control next.</td>
</tr>
<tr>
<td>A9</td>
<td>Returned from E000 ROM control. Going to do any initialization required after E000 optional ROM control.</td>
</tr>
<tr>
<td>AA</td>
<td>Initialization after E000 optional ROM control is over. Going to display the system configuration.</td>
</tr>
<tr>
<td>AB</td>
<td>Put INT13 module runtime image to shadow.</td>
</tr>
<tr>
<td>AC</td>
<td>Generate MP for multiprocessor support (if present).</td>
</tr>
<tr>
<td>AD</td>
<td>Put CGA INT10 module (if present) in Shadow.</td>
</tr>
</tbody>
</table>

continued
5.3 Bus Initialization Checkpoints

The system BIOS gives control to the different buses at several checkpoints to do various tasks. Table 77 describes the bus initialization checkpoints.

Table 77. Bus Initialization Checkpoints

<table>
<thead>
<tr>
<th>Checkpoint</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2A</td>
<td>Different buses init (system, static, and output devices) to start if present.</td>
</tr>
<tr>
<td>38</td>
<td>Different buses init (input, IPL, and general devices) to start if present.</td>
</tr>
<tr>
<td>39</td>
<td>Display different buses initialization error messages.</td>
</tr>
<tr>
<td>95</td>
<td>Init of different buses optional ROMs from C800 to start.</td>
</tr>
</tbody>
</table>

While control is inside the different bus routines, additional checkpoints are output to port 80h as WORD to identify the routines under execution. In these WORD checkpoints, the low byte of the checkpoint is the system BIOS checkpoint from which the control is passed to the different bus routines. The high byte of the checkpoint is the indication of which routine is being executed in the different buses. Table 78 describes the upper nibble of the high byte and indicates the function that is being executed.

Table 78. Upper Nibble High Byte Functions

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>func#0, disable all devices on the bus concerned.</td>
</tr>
<tr>
<td>1</td>
<td>func#1, static devices init on the bus concerned.</td>
</tr>
<tr>
<td>2</td>
<td>func#2, output device init on the bus concerned.</td>
</tr>
<tr>
<td>3</td>
<td>func#3, input device init on the bus concerned.</td>
</tr>
<tr>
<td>4</td>
<td>func#4, IPL device init on the bus concerned.</td>
</tr>
<tr>
<td>5</td>
<td>func#5, general device init on the bus concerned.</td>
</tr>
<tr>
<td>6</td>
<td>func#6, error reporting for the bus concerned.</td>
</tr>
<tr>
<td>7</td>
<td>func#7, add-on ROM init for all buses.</td>
</tr>
</tbody>
</table>
Table 79 describes the lower nibble of the high byte and indicates the bus on which the routines are being executed.

Table 79. Lower Nibble High Byte Functions

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Generic DIM (Device Initialization Manager)</td>
</tr>
<tr>
<td>1</td>
<td>On-board System devices</td>
</tr>
<tr>
<td>2</td>
<td>ISA devices</td>
</tr>
<tr>
<td>3</td>
<td>EISA devices</td>
</tr>
<tr>
<td>4</td>
<td>ISA PnP devices</td>
</tr>
<tr>
<td>5</td>
<td>PCI devices</td>
</tr>
</tbody>
</table>

5.4 Speaker

A 47 Ω inductive speaker is mounted on the CC820 board. The speaker provides audible error code (beep code) information during POST.

For information about Refer to
The location of the onboard speaker Figure 1, page 14

5.5 BIOS Beep Codes

Whenever a recoverable error occurs during POST, the BIOS displays an error message describing the problem (see Table 80). The BIOS also issues a beep code (one long tone followed by two short tones) during POST if the video configuration fails (a faulty video card or no card installed) or if an external ROM module does not properly checksum to zero.

An external ROM module (for example, a video BIOS) can also issue audible errors, usually consisting of one long tone followed by a series of short tones. For more information on the beep codes issued, check the documentation for that external device.

There are several POST routines that issue a POST terminal error and shut down the system if they fail. Before shutting down the system, the terminal-error handler issues a beep code signifying the test point error, writes the error to I/O port 80h, attempts to initialize the video and writes the error in the upper left corner of the screen (using both monochrome and color adapters).
If POST completes normally, the BIOS issues one short beep before passing control to the operating system.

**Table 80. Beep Codes**

<table>
<thead>
<tr>
<th>Beep</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Refresh failure</td>
</tr>
<tr>
<td>2</td>
<td>Parity cannot be reset</td>
</tr>
<tr>
<td>3</td>
<td>First 64 KB memory failure</td>
</tr>
<tr>
<td>4</td>
<td>Timer not operational</td>
</tr>
<tr>
<td>5</td>
<td>Not used</td>
</tr>
<tr>
<td>6</td>
<td>8042 GateA20 cannot be toggled</td>
</tr>
<tr>
<td>7</td>
<td>Exception interrupt error</td>
</tr>
<tr>
<td>8</td>
<td>Display memory R/W error</td>
</tr>
<tr>
<td>9</td>
<td>Not used</td>
</tr>
<tr>
<td>10</td>
<td>CMOS Shutdown register test error</td>
</tr>
<tr>
<td>11</td>
<td>Invalid BIOS (e.g. POST module not found, etc.)</td>
</tr>
</tbody>
</table>
5.6 Enhanced Diagnostics

The enhanced diagnostics feature consists of a hardware decoder and four LEDs located between the audio connectors and the serial port B connector on the back panel. This feature requires no modifications to the chassis (other than I/O back panel shield) or cabling.

Figure 21 shows the location of the diagnostic LEDs. Table 81 lists the diagnostic codes displayed by the LEDs.

Figure 21. Enhanced Diagnostic LEDs
Table 81. Diagnostic LED Codes

<table>
<thead>
<tr>
<th>Display</th>
<th>BIOS Operation</th>
<th>Display</th>
<th>BIOS Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amber</td>
<td>Power on, starting BIOS</td>
<td>Amber</td>
<td>Undefined</td>
</tr>
<tr>
<td>Amber</td>
<td>Recovery mode</td>
<td>Green</td>
<td>Green</td>
</tr>
<tr>
<td>Green</td>
<td>Processor, cache, etc.</td>
<td>Amber</td>
<td>Green</td>
</tr>
<tr>
<td>Green</td>
<td>Memory, auto-size, shadow, etc.</td>
<td>Amber</td>
<td>Green</td>
</tr>
<tr>
<td>Green</td>
<td>PCI bus initialization</td>
<td>Green</td>
<td>Undefined</td>
</tr>
<tr>
<td>Green</td>
<td>Video</td>
<td>Green</td>
<td>Undefined</td>
</tr>
<tr>
<td>Green</td>
<td>IDE bus initialization</td>
<td>Green</td>
<td>Reserved</td>
</tr>
<tr>
<td>Green</td>
<td>USB initialization</td>
<td>Green</td>
<td>Booting operating system</td>
</tr>
</tbody>
</table>

Note: Undefined states are reserved for future use.