## Intel<sup>®</sup> Desktop Board D815EFV/D815EPFV Specification Update

Release Date: October 2002

Order Number: A56560-012

The desktop board D815EFV/D815EPFV may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNES FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® desktop board D815EFV/D815EPFV may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation P.O. Box 5937 Denver, CO 80217-9808

or call in North America 1-800-548-4725, Europe 44-0-1793-431-155, France 44-0-1793-421-777, Germany 44-0-1793-421-333, other Countries 708-296-9333

Intel, Pentium, Celeron, LANDesk and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\* Other names and brands may be claimed as the property of others.

Copyright © 2001, 2002 Intel Corporation.

## CONTENTS

| REVISION HISTORY                                        | v  |
|---------------------------------------------------------|----|
| PREFACE                                                 | vi |
| Specification Update for Desktop Board D815EFV/D815EPFV |    |
| GENERAL INFORMATION                                     | 3  |
| SPECIFICATION CHANGES                                   | 6  |
| ERRATA                                                  | 8  |
| SPECIFICATION CLARIFICATIONS                            | 11 |



v

## **REVISION HISTORY**

| Date of Revision | Version | Description                                                                                                                                 |  |  |
|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| April 2001       | -001    | This document is the first Specification Update for the Intel <sup>®</sup> Desktop Board D815EFV/D815EPFV. Added Documentation Changes 1-7. |  |  |
| May 2001         | -002    | Added Erratum 1.                                                                                                                            |  |  |
| June 2001        | -003    | Removed Document Changes 1-7, which were published in revision –002 of the Technical Product Specification. Added Erratum 2.                |  |  |
| August 2001      | -004    | Updated General Information Section.                                                                                                        |  |  |
| September 2001   | -005    | Added Erratum 3.                                                                                                                            |  |  |
| October 2001     | -006    | Added Erratum 4.                                                                                                                            |  |  |
| November 2001    | -007    | Added Specification Change 1. Updated Erratum 3.                                                                                            |  |  |
| January 2002     | -008    | Added Specification Clarifications 1, 2.                                                                                                    |  |  |
| February 2002    | -009    | Added Erratum 5.                                                                                                                            |  |  |
| April 2002       | -010    | Added Erratum 6.                                                                                                                            |  |  |
| September 2002   | -011    | Removed Printed Board Assembly (PBA) information from the document, as this reference is no longer valid. Updated Legal Disclaimer Section. |  |  |
| October 2002     | -012    | Added Erratum 7.                                                                                                                            |  |  |



#### PREFACE

This document is an update to the specifications contained in the *Desktop Board D815EFV/D815EPFV Technical Product Specification* (Order number A49745). It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools. It will contain Specification Changes, Errata, Specification Clarifications, and Documentation Changes.

Refer to the *Intel<sup>®</sup> Pentium<sup>®</sup> III Processor Specification Update* (Order number 244453) for specification updates concerning the Intel Pentium 4 processor and that may apply to the desktop board D815EFV/D815EPFV. Unless otherwise noted in this document, it should be assumed that any processor errata for a given stepping are applicable to the Altered Assembly (AA) revision(s) associated with that stepping.

Refer to the *Intel*<sup>®</sup> *Celeron*<sup>®</sup> *Processor Specification Update* (Order number 243748) for specification updates concerning the Intel Pentium 4 processor and that may apply to the desktop board D815EFV/D815EPFV. Unless otherwise noted in this document, it should be assumed that any processor errata for a given stepping are applicable to the Altered Assembly (AA) revision(s) associated with that stepping.

Refer to the *Intel*<sup>®</sup> 815 Chipset Family: 82815 GMCH Specification Update for Use with the Universal Socket 370 (Order Number 298307) for specification updates concerning the 82815E GMCH Controller and that may apply to the desktop board D815EFV/D815EPFV. Unless otherwise noted in this document, it should be assumed that any GMCH errata for a given stepping are applicable to the Altered Assembly (AA) revision(s) associated with that stepping.

Refer to the *Intel*<sup>®</sup> 82801BA I/O Controller Hub 2 (ICH2) and Intel<sup>®</sup> 82801BAM I/O Controller Hub 2 Mobile (ICH2-M) Specification Update (Order Number 298242) for specification updates concerning the 82801BA I/O Controller Hub and that may apply to the desktop board D815EFV/D815EPFV. Unless otherwise noted in this document, it should be assumed that any ICH 2 errata for a given stepping are applicable to the Altered Assembly (AA) revision(s) associated with that stepping.

#### Nomenclature

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in the next release of the specifications.

**Errata** are design defects or errors. Characterized errata may cause the desktop board D815EFV/D815EPFV behavior to deviate from published specifications. Hardware and software designed to be used with any given Altered Assembly (AA) and BIOS revision level must assume that all errata documented for that AA and BIOS revision level are present on all desktop boards.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in the next release of the specifications.

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These changes will be incorporated in the next release of the specifications. Specification Update for Desktop Board D815EFV/D815EPFV

## **GENERAL INFORMATION**

| AA Revision BIOS Revision |                       | Notes |
|---------------------------|-----------------------|-------|
| A45150-204                | EA81520A.86A.0006.P03 | 1-6   |
| A45150-205                | EA81520A.86A.0007.P04 | 1-6   |
| A45150-206                | EA81520A.86A.0007.P04 | 1-6   |
| A45150-207                | EA81520A.86A.0015.P10 | 1-6   |
| A45150-208                | EA81520A.86A.0021.P13 | 1-6   |
| A45152-204                | EA81520A.86A.0006.P03 | 1-6   |
| A45152-205                | EA81520A.86A.0006.P03 | 1-6   |
| A45152-206                | EA81520A.86A.0015.P10 | 1-6   |
| A45152-207                | EA81520A.86A.0021.P13 | 1-6   |
| A46427-204                | EA81520A.86A.0006.P03 | 1-6   |
| A46427-205                | EA81520A.86A.0006.P03 | 1-6   |
| A46427-206                | EA81520A.86A.0015.P10 | 1-6   |
| A46427-207                | EA81520A.86A.0021.P13 | 1-6   |
| A54455-204                | EA81520A.86A.0006.P03 | 1-6   |
| A54455-205                | EA81520A.86A.0015.P10 | 1-6   |
| A54455-206                | EA81520A.86A.0021.P13 | 1-6   |
| A51500-802                | EA81520A.86A.0019.P12 | 1-6   |
| A51500-803                | EA81520A.86A.0028.P15 | 1-6   |
| A51497-802                | EA81520A.86A.0019.P12 | 1-6   |
| A51493-802                | EA81520A.86A.0019.P12 | 1-6   |

Basic Desktop Board D815EFV/D815EPFV Identification Information

NOTES:

1. The AA number is found on a small label on the component side of the board.

2. The 82815 Chipset kit used on this AA revision consists of three components as follows:



| Device                             | Stepping  | S-Spec Numbers |  |  |
|------------------------------------|-----------|----------------|--|--|
| 82815 GMCH                         | A2        | SL4DF          |  |  |
| or                                 | B0<br>A2T | SL5NQ<br>SL5YN |  |  |
| 82815EP MCH                        | A2<br>B0  | SL552<br>SL5NR |  |  |
| 82801BA ICH                        | B1<br>B0  | SL4HM<br>SL5FC |  |  |
| 82802AB FWH or<br>STM M50FW040 FWH | A0<br>NA  | SB48<br>NA     |  |  |

3. Refer to the Intel<sup>®</sup> Pentium<sup>®</sup> III Processor Specification Update (Order number 244453) for errata related to the Pentium 4 processor and that may apply to the desktop board D815EFV/D815EPFV.

4. Refer to the Intel<sup>®</sup> Celeron<sup>®</sup> Processor Specification Update (Order number 243748) for errata related to the Pentium 4 processor and that may apply to the desktop board D815EFV/D815EPFV.

 Refer to the Intel<sup>®</sup> 815 Chipset Family: 82815 GMCH Specification Update for Use with the Universal Socket 370 (Order Number 298307) for errata related to the 82815E MCH that may apply to the desktop board D815EFV/D815EPFV.

 Refer to the Intel<sup>®</sup> 82801BA I/O Controller Hub 2 (ICH2) and Intel<sup>®</sup> 82801BAM I/O Controller Hub 2 Mobile (ICH2-M) Specification Update (Order Number 298242) for errata related to the 82801BA I/O Controller Hub that may apply to the desktop board D815EFV/D815EPFV.



### Summary Table of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications, or Documentation Changes which apply to the desktop board D815EFV/D815EPFV. Intel intends to fix some of the errata in a future revision of the desktop board, and to account for the other outstanding issues through documentation or specification changes as noted. This table uses the following notations:

#### CODES USED IN SUMMARY TABLE

| Doc:    | Document change or update that will be implemented.                                     |
|---------|-----------------------------------------------------------------------------------------|
| Fix:    | This erratum is intended to be fixed in a future revision of the desktop board or BIOS. |
| Fixed:  | This erratum has been previously fixed.                                                 |
| NoFix:  | There are no plans to fix this erratum.                                                 |
| Shaded: | This erratum is either new or modified from the previous version of the document.       |

| NO. | PLANS | SPECIFICATION CHANGES                                                                                                                                                                 |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Doc   | Support for faster Intel <sup>®</sup> Pentium <sup>®</sup> III processors                                                                                                             |
| NO. | PLANS | ERRATA                                                                                                                                                                                |
| 1   | Fixed | Intel Pentium III processor Erratum E76                                                                                                                                               |
| 2   | Fix   | System BIOS will not properly configure multi-channel audio Communications Network Riser (CNR) cards                                                                                  |
| 3   | Fixed | Communication Network Riser (CNR) LAN devices may not respond upon returning from S4 or S5 ACPI sleep states                                                                          |
| 4   | Fixed | Advanced Power Management (APM) Feature set to disabled in the BIOS Setup Menu will cause system reboot if the user attempts a system shutdown during POST                            |
| 5   | Fixed | System hang during POST may occur when using certain USB cameras                                                                                                                      |
| 6   | Fixed | System hangs or video corruption will occur resuming from ACPI S3 sleep state when using BIOS Revisions EA81520A.86A.0028.P15 or EA81520A.86A.0030.P16 and certain AGP video adapters |
| 7   | Fixed | Wake from an ACPI sleep state using wake methodologies may fail                                                                                                                       |
| NO. | PLANS | SPECIFICATION CLARIFICATIONS                                                                                                                                                          |
| 1   | Doc   | Change to description of Section 2.6, Interrupts                                                                                                                                      |
| 2   | Doc   | Change to description of Section 2.7, PCI Interrupt Routing Map                                                                                                                       |



### **SPECIFICATION CHANGES**

The Specification Changes listed in this section apply to the *D815EFV/D815EPFV Desktop Board Technical Product Specification* (Order Number A49745). All Specification Changes will be incorporated into a future version of that specification.

#### 1. Support For Faster Intel<sup>®</sup> Pentium<sup>®</sup> III Processors

Section 1.6, Processor, will change in its entirety as follows:

#### 1.6 Processor

## 

Use only the processors listed below. Use of unsupported processors can damage the board, the processor, and the power supply. See the Intel® Desktop D815EFV/D815EPFV Specification Update for the most up-to-date list of supported processors for the D815EFV and D815EPFV boards.

The D815EFV and D815EPFV boards both support a single Pentium<sup>®</sup> III or Celeron<sup>®</sup> processor. The system bus frequency is automatically selected. The D815EFV and D815EPFV boards support the processors listed in Table 1.

|                                                               |                                                       | System Bus |               |
|---------------------------------------------------------------|-------------------------------------------------------|------------|---------------|
| Туре                                                          | Designation                                           | Frequency  | L2 Cache Size |
| Pentium <sup>®</sup> III<br>processor in an<br>FC-PGA package | 533EB, 600EB, 667, 733,<br>800EB, 866, and 933 MHz    | 133 MHz    | 256 KB        |
|                                                               | 1.0, and 1.2 GHz                                      |            |               |
|                                                               | 500E, 550E, 600E, 650, 700,<br>750, 800, and 850, MHz | 100 MHz    | 256 KB        |
|                                                               | 1.1 GHz                                               |            |               |
| Celeron <sup>®</sup><br>processor in an<br>FC-PGA package     | 800, 850, 900, and 950 MHz<br>1.1 GHz                 | 100 MHz    | 128 KB        |
|                                                               | 533A, 566, 600, 633, 667,<br>700, 733, and 766 MHz    | 66 MHz     | 128 KB        |

#### Table 1. Supported Processors

## Image: Book of the second second

BIOS revision EA81520A.86A.0028.P12 or greater and board revisions A51500-700 or greater are required for the board to properly support 1.2 GHz Pentium<sup>®</sup> III or later processors.

## NOTE

BIOS revision EA81520A.86A.0019.P12 or greater is required for the board to properly support 900 MHz Celeron<sup>®</sup> or later processors.

All supported onboard memory can be cached, up to the cachability limit of the processor. See the processor's data sheet for cachability limits.

| For information about                       | Refer to             |
|---------------------------------------------|----------------------|
| Product information on supported processors | Section 1.3, page 18 |
| Processor data sheets                       | Section 1.3, page 18 |



### ERRATA

#### 1. Intel<sup>®</sup> Pentium<sup>®</sup> III Processor Erratum E76

**PROBLEM:** For a complete description of the Pentium<sup>®</sup> III processor erratum E76, see the Pentium III Specification Update, order number 244453 found at <u>http://developer.intel.com/design/PentiumIII/specupdt/</u>.

**IMPLICATION:** For a complete description of the Pentium III processor erratum E76, see the Pentium III Specification Update, order number 244453 found at <u>http://developer.intel.com/design/PentiumIII/specupdt/</u>.

**WORKAROUND:** Update the D815EFV/D815EPFV desktop board with BIOS revision EA81520A.86A.0014.P09.

STATUS: This erratum was addressed in BIOS revision EA81520A.86A.0014.P09.

#### 2. System BIOS Will Not Properly Configure Multi-Channel Audio Communications Network Riser (CNR) Cards

**PROBLEM:** During the system boot process, the system BIOS compares the multi-channel signature stored in BIOS with the multi-channel signature stored in the audio CNR EEPROM. If the signatures match, the system BIOS then programs the device ID in the PCI configuration space with the multi-channel model ID from the CNR EEPROM. The system BIOS for this desktop board incorrectly programs the device ID in the PCI configuration space. When the audio driver that supports multi-channel functionality is installed, the driver may not install correctly or may not install at all.

**IMPLICATION:** Users who install a multi-channel audio CNR card may experience difficulty installing the manufacturers audio drivers.

#### WORKAROUND: None.

**STATUS:** This erratum is intended to be fixed in a future BIOS revision.

#### 3. Communication Network Riser (CNR) LAN Devices May Not Respond Upon Returning From S4 or S5 ACPI Sleep States

**PROBLEM:** CNR LAN devices may not correctly resume from an S4 or S5 ACPI sleep state, even though the Microsoft Windows\* operating system device manager indicates the device is working properly.

**IMPLICATION:** Users utilizing an add-in CNR LAN adapter with ACPI enabled may experience a loss of network connectivity after the system resumes from an ACPI S4 or S5 sleep state.

**WORKAROUND:** After resuming from the ACPI sleep state, the system will need to be restarted so that the CNR LAN device can be re-enumerated.

STATUS: This erratum was fixed in BIOS revision EA81520A.86A.0021.P13.

#### 4. Advanced Power Management (APM) Feature Set to Disabled in The BIOS Setup Menu Will Cause System Reboot if The User Attempts a System Shutdown During POST

**PROBLEM:** If the APM function is set to disabled in the BIOS setup menu and the user attempts a system shutdown during POST, the system will reboot instead of shutting down.

**IMPLICATION:** Users who wish to perform a system shutdown during POST will experience a reboot and not a system shutdown as expected if the APM function is set to disabled in the BIOS setup menu.

#### WORKAROUND: None.

STATUS: This erratum was fixed in BIOS revision EA81520A.86A.0021.P13.

## 5. System Hang During POST May Occur When Using Certain USB Cameras

**PROBLEM:** During the system boot, certain USB cameras may cause a hang during POST if the camera is on during the boot process.

**IMPLICATION:** Some USB cameras may cause a system hang if the camera is on during system boot due to the BIOS incorrectly identifying the camera as a bootable device.

**WORKAROUND:** Ensure that the USB camera is off during the system boot process.

**STATUS:** This erratum was fixed in BIOS revision EA81520A.86A.0030.P16.

#### 6. System Hangs or Video Corruption Will Occur Resuming From ACPI S3 Sleep State When Using BIOS Revisions EA81520A.86A.0028.P15 or EA81520A.86A.0030.P16 And Certain AGP Video Adapters

**PROBLEM:** With BIOS revisions EA81520A.86A.0028.P15 or EA81520A.86A.0030.P16, system hangs or video corruption will occur resuming from ACPI S3 sleep state while using certain graphics adapters.

**IMPLICATION:** Users that utilize the ACPI S3 sleep state in conjunction with Bios revisions EA81520A.86A.0028.P15 or EA81520A.86A.0030.P16 will experience system hangs or video corruption with certain AGP video adapters.

#### WORKAROUND: None.

STATUS: This erratum was fixed in BIOS revision EA81520A.86A.0031.P17.

#### 7. Wake From an ACPI Sleep State Using Wake Methodologies May Fail

**PROBLEM:** The desktop board hardware leaves the Resume Well Power OK (RSM\_PWROK) signal deasserted before and after the resume well power (VccSus3\_3 and VccSus1\_8) is valid, instead of asserting it for 10 ms after valid power, which is required by the Intel<sup>®</sup> 82801BA I/O Controller Hub 2 (ICH2) and Intel<sup>®</sup> 82801BAM I/O Controller Hub 2 Mobile (ICH2-M) Datasheet (order number 290687). The result is that LAN wake attempts may fail.



NOTE: Wake from LAN\* using the MagicPacket\* utility will not be affected by this errata.

**IMPLICATION:** Users that take advantage of LAN wake methods to wake systems from an ACPI sleep state may experience some wake failures.

WORKAROUND: None.

STATUS: This issue was fixed in BIOS revision EA81520A.86A.0037.P19.

## **SPECIFICATION CLARIFICATIONS**

The Specification Changes listed in this section apply to the *D*815EFV/D815EPFV Desktop Board Technical *Product Specification* (Order Number A49745). All Specification Changes will be incorporated into a future version of that specification.

### 1. Change to Description of Section 2.6, Interrupts

Section 2.6, Interrupts, will change in its entirety as follows:

#### 2.6 Interrupts

The Interrupts can go through either the Programmable Interrupt Controller (PIC) or the Advanced Programmable Interrupt Controller (APIC) portion of the Intel<sup>®</sup> ICH2 component. The PIC is supported in Windows\* 98 SE and Windows ME and uses the first 16 interrupts. The APIC is supported in Windows 2000 and Windows XP and support a total of 24 interrupts.

| IRQ | System Resource                                      |
|-----|------------------------------------------------------|
| NMI | I/O channel check                                    |
| 0   | Reserved, interval timer                             |
| 1   | Reserved, keyboard buffer full                       |
| 2   | Reserved, cascade interrupt from slave PIC           |
| 3   | COM2 (Note 1)                                        |
| 4   | COM1 (Note 1)                                        |
| 5   | LPT2 (Plug and Play option) / User available         |
| 6   | Diskette drive                                       |
| 7   | LPT1 (Note 1)                                        |
| 8   | Real-time clock                                      |
| 9   | Reserved for Intel ICH2 system management bus        |
| 10  | User available                                       |
| 11  | User available                                       |
| 12  | Onboard mouse port (if present, else user available) |
| 13  | Reserved, math coprocessor                           |
| 14  | Primary IDE (if present, else user available)        |
| 15  | Secondary IDE (if present, else user available)      |
|     |                                                      |

Table 17. Interrupts

continued



| IRQ            | System Resource                                                       |
|----------------|-----------------------------------------------------------------------|
| 16             | AGP video (through PIRQA) (Note 2)                                    |
| 17             | AC' 97 Audio/User Available (through PIRQB) (Note 2)                  |
| 18             | User available (through PIRQC) (Note 2)                               |
| 19             | Intel <sup>®</sup> ICH2 USB Controller #1 (through PIRQD) (Note 2)    |
| 20             | Intel ICH2 LAN (optional) (through PIRQE) (Note 2)                    |
| 21             | User available (through PIRQF) (Note 2)                               |
| 22             | User available (through PIRQG) (Note 2)                               |
| 23             | Intel ICH2 USB Controller #2/ User Available (through PIRQH) (Note 2) |
| Note 1: Defaul | t, but can be changed to another IRQ.                                 |

Table 17. Interrupts (continued)

Note 2: Available in APIC mode only.

#### 2. Change to Description of Section 2.7, PCI Interrupt Routing Map

Section 2.7, PCI Interrupt Routing Map, will change in its entirety as follows:

#### 2.7 PCI Interrupt Routing Map

This section describes interrupt sharing and how the interrupt signals are connected between the PCI bus connectors and onboard PCI devices. The PCI specification specifies how interrupts can be shared between devices attached to the PCI bus. In most cases, the small amount of latency added by interrupt sharing does not affect the operation or throughput of the devices. In some special cases where maximum performance is needed from a device, a PCI device should not share an interrupt with other PCI devices. Use the following information to avoid sharing an interrupt with a PCI add-in card.

PCI devices are categorized as follows to specify their interrupt grouping:

- INTA: By default, all add-in cards that require only one interrupt are in this category. For almost all cards that require more than one interrupt, the first interrupt on the card is also classified as INTA.
- INTB: Generally, the second interrupt on add-in cards that require two or more interrupts is classified as INTB. (This is not an absolute requirement.)
- INTC and INTD: Generally, a third interrupt on add-in cards is classified as INTC and a fourth interrupt is classified as INTD.

The Intel<sup>®</sup> ICH2 has eight programmable interrupt request (PIRQ) input signals. All PCI interrupt sources either onboard or from a PCI add-in card connect to one of these PIRQ signals. Some PCI interrupt sources are electrically tied together on the D815EFV and D815EPFV boards and therefore share the same interrupt. Table 18 shows an example of how the PIRQ signals are routed on the D815EFV and D815EPFV boards.

For example, using Table 18 as a reference, assume that an add-in card using INTA is plugged into PCI bus connector 3. In PCI bus connector 3, INTA is connected to PIRQH, which is already connected to the Intel ICH2 USB controller #2. The add-in card in PCI bus connector 3 now shares interrupts with these onboard interrupt sources.

|                              | ICH PIRQ Signal Name |       |       |       |               |
|------------------------------|----------------------|-------|-------|-------|---------------|
| PCI Interrupt Source         | PIRQF                | PIRQG | PIRQH | PIRQB | Other         |
| GMCH/AGP                     |                      |       |       | INTB  | INTA to PIRQA |
| Intel ICH2 USB controller #1 |                      |       |       |       | INTD to PIRQD |
| SMBus controller             |                      |       |       | INTB  |               |
| Intel ICH2 USB controller #2 |                      |       | INTC  |       |               |
| Intel ICH2 audio/modem       |                      |       |       | INTB  |               |
| Intel ICH2 LAN               |                      |       |       |       | INTA to PIRQE |
| PCI bus connector 1 (J7B1)   | INTA                 | INTB  | INTC  | INTD  |               |
| PCI bus connector 2 (J8B2)   | INTD                 | INTA  | INTB  | INTC  |               |
| PCI bus connector 3 (J9B2)   | INTC                 | INTD  | INTA  | INTB  |               |

#### Table 28. PCI Interrupt Routing Map

#### D NOTE

In PIC mode, the Intel ICH2 can connect each PIRQ line internally to one of the IRQ signals (3, 4, 5, 6, 7, 9, 10, 11, 12,14, and 15). Typically, a device that does not share a PIRQ line will have a unique interrupt. However, in certain interrupt-constrained situations, it is possible for two or more of the PIRQ lines to be connected to the same IRQ signal. In APIC mode, the allocation of PIRQ lines to IRQ signals is as shown in Table 18.